## SONY

### Power supply system management & Audio IC

# CXD5247GF

#### **Description**

The combination of CXD5247and CXD5602 for high performance wearable applications realizes ideal power supply management with low power consumption.

In addition, CXD5247 also realizes audio input/output functions for the CXD5602 System.

#### **Features**

Power management block

- ♦ Low power consumption (RTC block IQ=3  $\mu$ A typ.)
- ◆ Voltage step down type PFM control DC-DC converter (3ch)
- ♦LDO (5ch)
- ◆RTC (32.768 kHz clock output)
- ◆I2C serial interface
- ♦GPO (8ch)
- ◆Load switch: 1.8V(4ch)
- ◆USB charge function
- ◆Analog front-end for battery power level detection

#### Audio block

- ◆Original data format for CXD5602
- ◆Amplifier for analog microphone + A/D converter
  - ♦ Number of channels: 4ch
  - ◆PGA setting: 0dB to 24dB, 0.5dB increments
  - ◆SNR: 90dB(typ.) ◆THD+N: -80dB(typ.)
  - ◆Input referred noise: 10uVrms
- ◆BTL output Class-D amplifier
  - lackSpeaker impedance :  $8\Omega$
  - ◆THD+N: 54dB
  - ◆Noise level : 10uVrms(typ.)
  - ◆POP noise reduction function
- ♦Other functions
  - ◆Supported crystals: 24.576MHz/49.152MHz
  - ◆GPO(1ch)



### Package

XFBGA 156pin

### Structure

CMOS Si monolithic IC

### Contents

| Description                                                       |    |
|-------------------------------------------------------------------|----|
| Features                                                          | 1  |
| Package                                                           | 2  |
| Structure                                                         | 2  |
| Contents                                                          | 3  |
| Block Diagram                                                     | 6  |
| ◆Power management block                                           | 6  |
| ◆Audio Block                                                      |    |
| Application Circuit                                               |    |
| ◆Power management block                                           |    |
| ◆Audio block (Case1 : Speaker BTL Drive / 4ch Analog MIC)         | 11 |
| ◆Audio block (Cace2: External Speaker Amp / 8ch Digtal MIC)       | 12 |
| Pin Configuration                                                 | 13 |
| Pin Table                                                         | 14 |
| Pin Description                                                   | 19 |
| Absolute Maximum Ratings                                          | 25 |
| Recommended Operating Conditions                                  | 26 |
| Electrical Characteristics                                        | 27 |
| ♦Power supply Block                                               | 27 |
| Power supply input (VDD, VIO_IN)                                  | 27 |
| RTC (XI_P, XO_P)                                                  | 27 |
| LOAD SW (SW_18_IN, SW_18_OUT1-4)                                  | 27 |
| IF-IN (PWR_EN, xINT_WKUP_S, xINT_WKUP_L, xINT_SYNC, SCL_P, SDA_P) | 27 |
| IF-OUT (CLK_OUT, INT_OUT, xRST_OUT, VBUS_OUT, GPO0-7, DDC_ON)     | 28 |
| DDC_IO                                                            | 28 |
| DDC_ANA                                                           | 29 |
| DDC_CORE                                                          | 29 |
| LDO_EMMC                                                          | 29 |
| LDO_PERI                                                          | 30 |
| LDO_ANA                                                           | 30 |
| 1.0V output for USBPHY (LDO_USB10)                                | 30 |
| List of DC-DC converter and LDO output register settings          | 31 |
| ◆Analog front-end block for battery power level detection         | 32 |
| Power supply input (AFE_VDD)                                      | 32 |
| Battery voltage, battery temperature measurement (VBAT_VS, TH)    |    |
| Battery charge / discharge current measurement (VBT_CS, VSYS_CS)  |    |
| Battery temperature detection and control (VREF, TH_REF)          |    |
| ◆Charge control block                                             |    |

### SONY

| Power path control, shared (VIN, VBT, VSYS)                                        | 33 |
|------------------------------------------------------------------------------------|----|
| Battery voltage detection and control (VBAT)                                       | 33 |
| Charge current detection and control (CHG_ISET)                                    | 33 |
| Battery temperature detection and control (VREF, TH)                               | 34 |
| 3.3V output for USBPHY (LDO_USB33)                                                 | 34 |
| USB detection (DP, DM, DLINE_SW)                                                   | 34 |
| Timers and setup times                                                             | 34 |
| ♦ Audio block                                                                      | 34 |
| MICs to serial output characteristics                                              | 35 |
| Serial input to SPOUTs characteristics (Loop OFF)                                  | 35 |
| Serial input to SPOUTs characteristics (Loop ON)                                   | 36 |
| DC characteristics                                                                 | 36 |
| Crystal switching specification                                                    | 36 |
| Switching specifications and characteristics (serial audio interface form CXD5602) | 37 |
| Switching specifications and characteristics (serial audio interface to CXD5602)   | 37 |
| Digital microphone interface                                                       | 38 |
| I2C bus switching specification                                                    | 39 |
| digital input / output signal threshold level                                      | 39 |
| Power consumption (audio block)                                                    | 40 |
| Description of Functions.                                                          | 41 |
| ◆Power supply block                                                                | 41 |
| ◆Analog front-end block for battery power level detection                          | 41 |
| ◆Charge control block                                                              | 41 |
| ◆Audio block                                                                       | 42 |
| Power Up constraint                                                                | 42 |
| Power Up/Reset assert sequence constraint                                          | 43 |
| Supported crystals / clocks                                                        | 43 |
| Description of Operation                                                           | 44 |
| ◆Power supply block operation sequence                                             | 44 |
| ◆Power supply block state transition diagram                                       | 46 |
| ◆AFE block operation timing chart for battery power level detection                | 47 |
| ◆Charge control block state transition diagram                                     | 48 |
| ◆Charge control block operation timing                                             | 49 |
| ◆Power block – I2C specifications                                                  | 51 |
| ◆Audio interface specifications                                                    | 52 |
| ♦MIC signal path                                                                   | 54 |
| Digital Microphone interface                                                       | 55 |
| Serialize                                                                          | 55 |
| ◆I2C specifications                                                                | 57 |
| Package Outline                                                                    | 58 |

| N | otice                                  | 59 |
|---|----------------------------------------|----|
|   | Purpose of Use of the Products:        | 59 |
|   | Safe Design:                           |    |
|   | Product Information:                   | 59 |
|   | EXCLUSION OF WARRANTY ON THE PRODUCTS: | 59 |
|   | LIMITATION OF LIABILITY:               | 60 |
|   | Compliance with Laws:                  | 60 |
|   | Governing Law:                         | 60 |
|   | Notes:                                 | 61 |

### **Block Diagram**

#### **♦**Power management block



SONY

#### **♦**Audio Block



### **Application Circuit**

### **♦**Power management block



### Power management block (Case : Nonuse of charge function)

Open-pin : VIN, CHG\_STATE, CHG\_ISET, DP, DM, DLINE\_SW, LDO\_USB33

Connect-pin: CHG\_GND to GND



#### Power management block (Case : Nonuse of charge function and fuel gauge function)

Open-pin : VIN, CHG\_STATE, CHG\_ISET, DP, DM, DLINE\_SW, LDO\_USB33,TH\_VREF, TH

Connect-pin: VSYS, VSYS\_CS, VBAT\_CS, VBAT\_VS, AFE\_VDD (VDD), CHG\_GND to GND

External-part: VREF - 0.22uF, VBAT\_VS - 1uF





SONY

CXD5247GF

### Power management block (Case : Nonuse of power supply)

Open-pin : LX\_xxx

 $Connect\text{-pin}: \quad SNS\_xxx \ to \ PVDD \ (VDD), LDO\_EMMC\_OUT ( \ or \ PERI\_OUT \ or \ USB10) \ to \ LDO\_EMMC\_IN$ 



SONY CXD5247GF

### ◆Audio block (Case1 : Speaker BTL Drive / 4ch Analog MIC)



SONY CXD5247GF

### ◆Audio block (Cace2 : External Speaker Amp / 8ch Digtal MIC)



### **Pin Configuration**

|     | A             | В            | С             | D              | Е              | F               | G                | Н               | J                | K             | L             | M               |
|-----|---------------|--------------|---------------|----------------|----------------|-----------------|------------------|-----------------|------------------|---------------|---------------|-----------------|
| 1   | VIN2          | VIN4         | VSYS2         | VSYS4          | VREF           | AFE_GND         | LDO_EM<br>MC_OUT | LDO_EM<br>MC_IN | LDO_PER<br>I_OUT | LDO_USB<br>10 | GND1          | XI_P            |
| 2   | VIN1          | VIN3         | VSYS1         | VSYS3          | TH_VREF        | AFE_VDD         | N.C.             | N.C.            | GND              | GND           | GND           | XO_P            |
| 3   | DP            | CHG_<br>GND1 | CHG_<br>GND2  | VBAT_VS        | TH             | N.C.            | N.C.             | GND             | GPO7             | GPO6          | GPO5          | GPO4            |
| 4   | LDO_<br>USB33 | CHG_<br>ISET | DM            | CHG_<br>STATE  | VBAT_CS        | VSYS_CS         | N.C.             | N.C.            | GPO3             | GPO2          | GPO1          | VDD1            |
| 5   | PVDD2         | PVDD2_S      | DLINE_<br>SW  | GND            | N.C.           | N.C.            | N.C.             | N.C.            | GPO0             | N.C.          | GND           | LDO_<br>ANA_IN  |
| 6   | LX_CORE       | N.C.         | SNS_<br>CORE  | N.C.           | N.C.           | N.C.            | GND2             | N.C.            | xRST_<br>OUT     | SNS_ANA       | VPP           | LDO_AN<br>A_OUT |
| 7   | PGND2         | PGND2_S      | GND3          | DDC_ON         | GND            | DA_DATA         | N.C.             | N.C.            | SDA_P            | xINT_<br>SYNC | PGND3_S       | PGND3           |
| 8   | PVDD1         | PVDD1_S      | PWR_EN        | xINT_<br>WKUPL | MCLK<br>OUT    | SW_18_<br>OUT2  | SW_18_<br>OUT3   | N.C.            | SCL_P            | CLK_OUT       | N.C.          | LX_ANA          |
| 9   | LX_IO         | N.C.         | VDD2          | xINT_<br>WKUPS | SW_18_<br>OUT1 | SW_18_<br>IN1   | SW_18_<br>IN2    | SW_18_<br>OUT4  | GND4             | VBUS_<br>OUT  | PVDD3_S       | PVDD3           |
| 1 0 | PGND1         | PGND1_S      | SNS_IO        | SDA_A          | GPO_A          | CLKOUT_<br>DMIC | MIC_REF          | AGND_<br>MIC    | MICDREF          | INT_OUT       | VIO_IN        | GND5            |
| 1 1 | XRESET        | FSCLK        | AD_DATA       | SCL_A          | GND            | MICA            | MICB             | AVDD_<br>MIC    | MICD             | MIC<br>BIASB  | VMBFILT       | SPVM            |
| 1 2 | XI_A          | AGND_<br>OSC | N.C.          | DVDD           | DGND           | MICAREF         | MICBREF          | MICC            | MICCREF          | MIC<br>BIASA  | VBAT1         | AVDD_<br>DRV    |
| 1 3 | XO_A          | VBAT2        | AGND_<br>DRVA | SPAP           | AVDD_<br>DRVA  | SPAN            | AGND_<br>DRVAB   | SPBN            | AVDD_DR<br>VB    | SPBP          | AGND_<br>DRVB | AGND_<br>DRV    |





### Pin Table

| No. | Ball# | Ball Name               | Power Supply   | Туре           | Description                      |
|-----|-------|-------------------------|----------------|----------------|----------------------------------|
| 1   | A1    | VIN2 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 2   | A2    | VIN1                    | CHG_GND        | Power Supply   | Power Supply for USB             |
| 3   | A3    | DP                      | VIN,CHG_GND    | Analog         | USB bus, D + input               |
| 4   | A4    | LDO_USB33               | VIN,CHG_GND    | Analog         | USB Power Supply LDO 3.3V output |
| 5   | A5    | PVDD2                   | PGND2          | Power Supply   | Power Supply for DDC_core        |
| 6   | A6    | LX_CORE                 | -              | Analog         | Switching output for DDC_core    |
| 7   | A7    | PGND2                   | _              | Power Supply   | Ground for DDC_core              |
| 8   | A8    | PVDD1                   | PGND1          | Power Supply   | Power Supply for DDC_IO          |
| 9   | A9    | LX_IO                   | _              | Analog         | Switching output for DDC_IO      |
| 10  | A10   | PGND1                   | _              | Power Supply   | Ground for DDC_IO                |
| 11  | A11   | XRESET                  | DVDD,DGND      | Digital INPUT  | System Reset                     |
| 12  | A12   | XI_A                    | VBAT2,AGND_OSC | Analog         | Crystal Oscillator Input         |
| 13  | A13   | XO_A                    | VBAT2,AGND_OSC | Analog         | Crystal Oscillator Output        |
| 14  | В1    | VIN4 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 15  | B2    | VIN3 (=VIN1)            | CHG_GND        | Power Supply   | Power Supply for USB             |
| 16  | В3    | CHG_GND1                | _              | Power Supply   | Ground for Chager                |
| 17  | B4    | CHG_ISET                | VIN,CHG_GND    | Analog         | Charge current setting input     |
| 18  | В5    | PVDD2_S<br>(=PVDD2)     | PGND2          | Power Supply   | Power Supply for DDC_core        |
| 19  | В6    | N.C.                    | -              | _              | -                                |
| 20  | В7    | PGND2_S<br>(=PGND2)     | -              | Power Supply   | Ground for DDC_core              |
| 21  | В8    | PVDD1_S<br>(=PVDD1)     | PGND1          | Power Supply   | Power Supply for DDC_IO          |
| 22  | В9    | N.C.                    | _              | _              | -                                |
| 23  | B10   | PGND1_S<br>(=PGND1)     | _              | Power Supply   | Ground for DDC_IO                |
| 24  | B11   | FSCLK                   | DVDD,DGND      | Digital INPUT  | Serial Data Frame Clock          |
| 25  | B12   | AGND_OSC                | _              | Power Supply   | Ground for Oscillator            |
| 26  | B13   | VBAT2                   | AGND_OSC       | Power Supply   | Power Supply from Battery        |
| 27  | C1    | VSYS2<br>(=VSYS1)       | CHG_GND        | Power Supply   | Power Supply for SYTEM           |
| 28  | C2    | VSYS1                   | CHG_GND        | Power Supply   | Power Supply for SYTEM           |
| 29  | С3    | CHG_GND2<br>(=CHG_GND1) | <del>-</del>   | Power Supply   | Ground for Chager                |
| 30  | C4    | DM                      | VIN,CHG_GND    | Analog         | USB bus, D - input               |
| 31  | C5    | DLINE_SW                | VIN,CHG_GND    | Digital OUTPUT | USB bus connection signal        |
| 32  | C6    | SNS_CORE                | VDD,GND        | Analog         | Feedback input for DDC_CORE      |
| 33  | C7    | GND3 (=GND)             | _              | Power Supply   | Ground for PM                    |
| 34  | C8    | PWR_EN                  | VDD,GND        | Digital INPUT  | Enable input                     |
| 35  | С9    | VDD2 (=VDD)             | GND            | Power Supply   | Power Supply for PM              |



| No. | Ball# | Ball Name         | Power Supply        | Type           | Description                          |
|-----|-------|-------------------|---------------------|----------------|--------------------------------------|
| 36  | C10   | SNS_IO            | VDD,GND             | Analog         | Feedback input for DDC_IO            |
| 37  | C11   | AD_DATA           | DVDD,DGND           | Digital OUTPUT | ADC Serial Data Output               |
| 38  | C12   | N.C.              | _                   | _              | <u> </u>                             |
| 39  | C13   | AGND_DRVA         | _                   | Power Supply   | Ground for Ach Speaker Driver        |
| 40  | D1    | VSYS4<br>(=VSYS1) | CHG_GND             | Power Supply   | Power Supply for SYTEM               |
| 41  | D2    | VSYS3<br>(=VSYS1) | CHG_GND             | Power Supply   | Power Supply for SYTEM               |
| 42  | D3    | VBAT_VS           | CHG_GND             | Analog         | Battery voltage sense input          |
| 43  | D4    | CHG_STATE         | VIN,CHG_GND         | Digital OUTPUT | Charge status output                 |
| 44  | D5    | GND               | _                   | _              |                                      |
| 45  | D6    | N.C.              | _                   | _              |                                      |
| 46  | D7    | DDC_ON            | VDD,GND             | Digital OUTPUT | DDC_CORE start-up output             |
| 47  | D8    | xINT_WKUPL        | VDD,GND             | Digital INPUT  | Long time interrupt input            |
| 48  | D9    | xINT_WKUPS        | VDD,GND             | Digital INPUT  | Short time interrupt input           |
| 49  | D10   | SDA_A             | DVDD,DGND           | Digital OUTPUT | I2C Serial Control Data              |
| 50  | D11   | SCL_A             | DVDD,DGND           | Digital INPUT  | I2C Serial Control Port Clock        |
| 51  | D12   | DVDD              | DVDD,DGND           | Power Supply   | Power Supply for 1.8V Digital Domain |
| 52  | D13   | SPAP              | AVDD_DRVA,AGND_DRVA | Analog         | Positive Speaker Output of Ach       |
| 53  | E1    | VREF              | AFE_VDD,AFE_GND     | Analog         | VREF output                          |
| 54  | E2    | TH_VREF           | AFE_VDD,AFE_GND     | Analog         | Thermistor monitor input             |
| 55  | E3    | ТН                | AFE_VDD,AFE_GND     | Analog         | Thermistor input                     |
| 56  | E4    | VBAT_CS           | CHG_GND             | Analog         | Battery current sense input          |
| 57  | E5    | N.C.              | _                   | _              | _                                    |
| 58  | E6    | N.C.              | _                   | _              | _                                    |
| 59  | E7    | GND               | _                   | _              | _                                    |
| 60  | E8    | MCLKOUT           | DVDD,DGND           | Digital OUTPUT | Master Clock Output                  |
| 61  | E9    | SW_18_OUT1        | SW_18_IN,GND        | Analog         | Load switch output (for USB)         |
| 62  | E10   | GPO_A             | DVDD,DGND           | Digital OUTPUT | General Purpose Output               |
| 63  | E11   | GND               | _                   | _              | _                                    |
| 64  | E12   | DGND (=GND)       | _                   | Power Supply   | Ground for 1.8V Digital Domain       |
| 65  | E13   | AVDD_DRVA         | AGND_DRVA           | Power Supply   | Power Supply for Ach Speaker Driver  |
| 66  | F1    | AFE_GND           | _                   | Power Supply   | Ground for AFE                       |
| 67  | F2    | AFE_VDD           | AFE_GND             | Power Supply   | Power Supply for AFE                 |
| 68  | F3    | N.C.              | _                   | -              | _                                    |
| 69  | F4    | VSYS_CS           | VSYS,CHG_GND        | Analog         | VSYS current sense input             |
| 70  | F5    | N.C.              | _                   | _              | _                                    |
| 71  | F6    | N.C.              | _                   | _              | _                                    |
| 72  | F7    | DA_DATA           | DVDD,DGND           | Digital INPUT  | DAC Serial Data Input                |



| No. | Ball # | Ball Name                 | Power Supply        | Туре           | Description                                      |
|-----|--------|---------------------------|---------------------|----------------|--------------------------------------------------|
| 73  | F8     | SW_18_OUT2                | SW_18_IN,GND        | Analog         | Load switch output                               |
| 74  | F9     | SW_18_IN1                 | VDD,GND             | Analog         | Load switch input                                |
| 75  | F10    | CLKOUT_DMIC               | DVDD,DGND           | Digital OUTPUT | Clock Output for Digital Microphone              |
| 76  | F11    | MICA                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                                 |
| 77  | F12    | MICAREF                   | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input          |
| 78  | F13    | SPAN                      | AVDD_DRVA,AGND_DRVA | Analog         | Negative Speaker Output of Ach                   |
| 79  | G1     | LDO_EMMC_OUT              | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for EMMC                 |
| 80  | G2     | N.C.                      | _                   | _              | _                                                |
| 81  | G3     | N.C.                      | _                   | _              | _                                                |
| 82  | G4     | N.C.                      | _                   | _              | _                                                |
| 83  | G5     | N.C.                      | _                   | _              | _                                                |
| 84  | G6     | GND2 (=GND)               | _                   | Power Supply   | Ground for PM                                    |
| 85  | G7     | N.C.                      | _                   | _              | _                                                |
| 86  | G8     | SW_18_OUT3                | SW_18_IN,GND        | Analog         | Load switch output                               |
| 87  | G9     | SW_18_IN2<br>(=SW_18_IN1) | VDD,GND             | Analog         | Load switch input                                |
| 88  | G10    | MIC_REF                   | AVDD_MIC,AGND_MIC   | Analog         | Common Reference for MIC ADC                     |
| 89  | G11    | MICB                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                                 |
| 90  | G12    | MICBREF                   | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input          |
| 91  | G13    | AGND_DRVAB                | _                   | Power Supply   | Ground for Ach/Bch Speaker Driver                |
| 92  | H1     | LDO_EMMC_IN               | GND                 | Analog         | Power supply LDO input for EMMC                  |
| 93  | H2     | N.C.                      | _                   | _              | _                                                |
| 94  | НЗ     | GND                       | _                   | _              | _                                                |
| 95  | H4     | N.C.                      | _                   | _              | _                                                |
| 96  | Н5     | N.C.                      | _                   | _              | _                                                |
| 97  | Н6     | N.C.                      | _                   | _              | _                                                |
| 98  | Н7     | N.C.                      | _                   | _              | _                                                |
| 99  | Н8     | N.C.                      | _                   | _              | _                                                |
| 100 | Н9     | SW_18_OUT4                | SW_18_IN,GND        | Analog         | Load switch output                               |
| 101 | H10    | AGND_MIC                  | _                   | Power Supply   | Ground for MIC Input and MIC bias                |
| 102 | H11    | AVDD_MIC                  | AGND_MIC            | Power Supply   | Power Supply for Microphone Input                |
| 103 | H12    | MICC                      | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                                 |
| 104 | H13    | SPBN                      | AVDD_DRVB,AGND_DRVB | Analog         | Negative Speaker Output of Bch                   |
| 105 | J1     | LDO_PERI_OUT              | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for peripheral equipment |
| 106 | J2     | GND                       | _                   | _              | —                                                |
| 107 | Ј3     | GPO7                      | VDD,GND             | Digital OUTPUT | General-purpose output                           |
| 108 | J4     | GPO3                      | VDD,GND             | Digital OUTPUT | General-purpose output                           |
| 109 | J5     | GPO0                      | VDD,GND             | Digital OUTPUT | General-purpose output                           |
|     |        | l                         | l                   | I.             | I                                                |



|     |        |                     | T                   |                | T                                        |
|-----|--------|---------------------|---------------------|----------------|------------------------------------------|
| No. | Ball # | Ball Name           | Power Supply        | Туре           | Description                              |
| 110 | J6     | xRST_OUT            | VIO_IN,GND          | Digital OUTPUT | Reset output                             |
| 111 | J7     | SDA_P               | VIO_IN,GND          | Digital INPUT  | Serial data input                        |
| 112 | Ј8     | SCL_P               | VIO_IN,GND          | Digital INPUT  | Serial clock input                       |
| 113 | Ј9     | GND4 (=GND)         | _                   | Power Supply   | Ground for PM                            |
| 114 | J10    | MICDREF             | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input  |
| 115 | J11    | MICD                | AVDD_MIC,AGND_MIC   | Analog         | Microphone Input                         |
| 116 | J12    | MICCREF             | AVDD_MIC,AGND_MIC   | Analog         | Reference terminal for Microphone Input  |
| 117 | J13    | AVDD_DRVB           | AGND_DRVB           | Power Supply   | Power Supply for Bch Speaker Driver      |
| 118 | K1     | LDO_USB10           | LDO_EMMC_IN,GND     | Analog         | Power supply LDO output for USB          |
| 119 | K2     | GND                 | _                   | _              | _                                        |
| 120 | К3     | GPO6                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 121 | K4     | GPO2                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 122 | K5     | N.C.                | -                   | _              | -                                        |
| 123 | K6     | SNS_ANA             | VDD,GND             | Analog         | Feedback input for DDC_ANA               |
| 124 | K7     | xINT_SYNC           | VIO_IN,GND          | Digital INPUT  | Interrupt input for time synchronization |
| 125 | K8     | CLK_OUT             | VIO_IN,GND          | Digital OUTPUT | Clock output                             |
| 126 | K9     | VBUS_OUT            | VIO_IN,GND          | Digital OUTPUT | USB connection detection output          |
| 127 | K10    | INT_OUT             | VIO_IN,GND          | Digital OUTPUT | Interrupt output                         |
| 128 | K11    | MICBIASB            | VBAT1,AGND_MIC      | Analog         | Microphone Bias                          |
| 129 | K12    | MICBIASA            | VBAT1,AGND_MIC      | Analog         | Microphone Bias                          |
| 130 | K13    | SPBP                | AVDD_DRVB,AGND_DRVB | Analog         | Positive Speaker Output of Bch           |
| 131 | L1     | GND1 (=GND)         | _                   | Power Supply   | Ground for PM                            |
| 132 | L2     | GND                 | _                   | _              | _                                        |
| 133 | L3     | GPO5                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 134 | L4     | GPO1                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
| 135 | L5     | GND                 | _                   | _              | _                                        |
| 136 | L6     | VPP                 | GND                 | Analog         | Power supply for OTP write               |
| 137 | L7     | PGND3_S<br>(=PGND3) | _                   | Power Supply   | Ground for DDC_ANA                       |
| 138 | L8     | N.C.                | _                   | _              | _                                        |
| 139 | L9     | PVDD3_S<br>(=PVDD3) | PGND1               | Power Supply   | Power Supply for DDC_ANA                 |
| 140 | L10    | VIO_IN              | GND                 | Power Supply   | Power Supply for IO                      |
| 141 | L11    | VMBFILT             | VBAT1,AGND_MIC      | Analog         | Bias voltage of Microphone Bias          |
| 142 | L12    | VBAT1               | VBAT1,AGND_MIC      | Power Supply   | Power Supply from Battery                |
| 143 | L13    | AGND_DRVB           | _                   | Power Supply   | Ground for Bch Speaker Driver            |
| 144 | M1     | XI_P                | VDD,GND             | Analog         | Crystal input                            |
| 145 | M2     | XO_P                | VDD,GND             | Analog         | Crystal output                           |
| 146 | МЗ     | GPO4                | VDD,GND             | Digital OUTPUT | General-purpose output                   |
|     |        |                     |                     | •              |                                          |

| No. | Ball# | Ball Name   | Power Supply      | Туре         | Description                             |
|-----|-------|-------------|-------------------|--------------|-----------------------------------------|
| 147 | M4    | VDD1 (=VDD) | GND               | Power Supply | Power Supply for PM                     |
| 148 | M5    | LDO_ANA_IN  | GND               | Analog       | Power supply LDO input for Analog Core  |
| 149 | M6    | LDO_ANA_OUT | LDO_ANA_IN,GND    | Analog       | Power supply LDO output for Analog      |
|     |       |             |                   |              | Core                                    |
| 150 | M7    | PGND3       | _                 | Power Supply | Ground for DDC_ANA                      |
| 151 | M8    | LX_ANA      | _                 | Analog       | Switching output for DDC_ANA            |
| 152 | M9    | PVDD3       | PGND1             | Power Supply | Power Supply for DDC_ANA                |
| 153 | M10   | GND5 (=GND) | -                 | Power Supply | Ground for Digital                      |
| 154 | M11   | SPVM        | AVDD_DRV,AGND_DRV | Analog       | Reference for Speaker Driver            |
| 155 | M12   | AVDD_DRV    | AGND_DRV          | Power Supply | Power Supply for Driver Analog circuits |
| 156 | M13   | AGND_DRV    | _                 | Power Supply | Ground for Driver Analog circuits       |

### **Pin Description**

| Pin No.                 | Symbol                                          | I/O     | Standard pin voltage                | Equivalent circuit           |
|-------------------------|-------------------------------------------------|---------|-------------------------------------|------------------------------|
| A9,B9<br>A6,B6<br>M8,L8 | LX_IO<br>LX_CORE<br>LX_ANA                      | 0       | PVDD1~PGND1 PVDD2~PGND2 PVDD3~PGND3 | PVDD*  PVDD*  PVDD*  PGND*   |
| C10<br>C6<br>K6         | SNS_IO<br>SNS_CORE<br>SNS_ANA                   | I       | 1.8V<br>1.0V<br>0.9V                | SNS_*                        |
| M5<br>M6                | LDO_ANA_IN<br>LDO_ANA_OUT                       | I       | VDD∼GND<br>3.3V                     | LDO_ANA_IN LDO_ANA_OUT GND   |
| H1<br>G1<br>J1<br>K1    | LDO_EMMC_IN LDO_EMMC_OUT LDO_PERI_OUT LDO_USB10 | I 0 0 0 | VDD∼GND<br>3.3V<br>3.3V<br>1.0V     | DD_EMMC_IN  LDO_***_OUT  GND |
| K10<br>K8<br>J6<br>K9   | INT_OUT CLK_OUT xRST_OUT VBUS_OUT               | 0       | GND/VIO_IN                          | VIO_IN  GND  OND             |

| Pin No.        | Symbol                      | I/O           | Standard pin voltage                   | Equivalent circuit                           |
|----------------|-----------------------------|---------------|----------------------------------------|----------------------------------------------|
| J5             | GPO0                        |               |                                        | VDD VDD                                      |
| L4             | GPO1                        |               |                                        | │                                            |
| K4             | GPO2                        |               |                                        | GÑD 'J                                       |
| J4             | GPO3                        | О             | GND/VDD                                | Internal                                     |
| M3             | GPO4                        |               |                                        | Internal test circuit                        |
| L3             | GPO5                        |               |                                        | GND                                          |
| К3             | GPO6                        |               |                                        | Caution                                      |
| Ј3             | GPO7                        |               |                                        | Be sure to pull up or pull down the GPO pin. |
| D7             | DDC_ON                      | 0             | GND/VDD                                | VDD<br>GND  GND                              |
| F9             | SW_18_IN1                   | I             | 1.8V∼GND                               | VDD                                          |
| G9             | SW_18_IN2                   | I             | 1.8V∼GND                               |                                              |
| E9             | SW_18_OUT1                  | О             | SW_18_IN1,2                            | SW_18_IN1,2 SW_18_OUT*                       |
| F8             | SW_18_OUT2                  | О             | SW_18_IN1,2                            |                                              |
| G8             | SW_18_OUT3                  | О             | SW_18_IN1,2                            |                                              |
| Н9             | SW_18_OUT4                  | О             | SW_18_IN1,2                            | GND                                          |
| C8             | PWR_EN                      | I             | VDD∼GND                                | VDD<br>GND                                   |
| J7<br>J8<br>K7 | SDA_P<br>SCL_P<br>xINT_SYNC | I/O<br>I<br>I | VIO_IN∼GND<br>VIO_IN∼GND<br>VIO_IN∼GND | VIO_IN  GND  GND                             |

| Pin No.  | Symbol                   | I/O | Standard pin voltage | Equivalent circuit                           |
|----------|--------------------------|-----|----------------------|----------------------------------------------|
| M1<br>M2 | XI_P<br>XO_P             | I   | VDD∼GND<br>VDD∼GND   | VDD XO GND                                   |
| D9<br>D8 | xINT_WKUPS<br>xINT_WKUPL | I   | VDD∼GND<br>VDD∼GND   | VDD<br>T T T T T T T T T T T T T T T T T T T |
| D4       | CHG_STATE                | O   | VIN~CHG_GND          | CHG_GND CHG_STATE                            |
| A3       | DP                       | О   | 0.6V                 | CHG_VDD1 (internal node)  DP  CHG_GND        |
| C4       | DM                       | I   | 0∼0.6V               | CHG_VDD1 (internal node)  DM  CHG_GND        |

| Pin No.              | Symbol                        | I/O    | Standard pin voltage       | Equivalent circuit                                                 |
|----------------------|-------------------------------|--------|----------------------------|--------------------------------------------------------------------|
| B4                   | CHG_ISET                      | 0      | 0∼1.3V                     | CHG_VDD1 (internal node)  CHG_ISET  CHG_GND                        |
| C1<br>C2<br>C3<br>C4 | VSYS                          | 0      | 0∼4.2V                     | CHG_VDDP (internal node) VSYS CHG_GND                              |
| E2<br>E3             | TH_REF<br>TH                  | I      | 0.6V<br>0.6V               | TH_VDD (internal node)  CVREF (internal node)  TH_REF  TH  CHG_GND |
| F4<br>E4<br>D3       | VSYS_CS<br>VBAT_CS<br>VBAT_VS | I<br>I | 0~4.2V<br>0~4.2V<br>0~4.2V | VSYS_CS VBAT_CS VBAT_VS AFE_GND                                    |
| Εl                   | VREF                          | 0      | 2.0V                       | AFE_VDD  VREF  AFE_GND                                             |

| Pin No.                                     | Symbol                                                      | I/O         | Standard pin voltage | Equivalent circuit                                           |
|---------------------------------------------|-------------------------------------------------------------|-------------|----------------------|--------------------------------------------------------------|
| A4                                          | LDO_USB33                                                   | 0           | 3.3V                 | CHG_VDD2 (internal node)  LDO_USB33  CHG_GND                 |
| C5                                          | DLINE_SW                                                    | 0           | 0V/ 3.3V             | CHG_VDD2 (internal node)  CHG_GND  CHG_GND  CHG_GND  CHG_GND |
| F10<br>C11<br>F7<br>B11<br>E8<br>A11<br>E10 | CLKOUT_DMC, AD_DATA, DA_DATA, FSCLK, MCLKOUT, XRESET, GPO_A | O O I I O O | 0V/1.8V              | DMDD A A A A A A A A A A A A A A A A A A                     |
| D10<br>D11                                  | SDA_A<br>SCL_A                                              | I/O<br>I    | 0V/1.8V              | PIN DOND                                                     |
| F11<br>G11<br>H12<br>J11                    | MICA MICB MICC MICD                                         | I           | 0.9V±0.225V          |                                                              |

| Pin No. | Symbol   | I/O | Standard pin voltage | Equivalent circuit |
|---------|----------|-----|----------------------|--------------------|
|         |          |     |                      | AVDD_DRVx          |
| D13     | SPAP     |     |                      |                    |
|         |          |     |                      | SPAP 🛉 🕂           |
| F13     | SPAN     | О   | 0V/3.3V              | SPAN APBP          |
| K13     | SPBP     |     |                      | APBN A -           |
| H13     | SPBN     |     |                      |                    |
|         |          |     |                      | AGND_DRVx          |
|         |          |     |                      |                    |
|         |          |     |                      | VBAT +             |
| K12     | MICBIASA |     |                      | MOBIAS× TP-        |
| K11     | MICBIASB | О   | 2V                   | <u> </u>           |
| L11     | VMBFILT  |     |                      | <b>★</b> →         |
|         |          |     |                      | GNDBAT -           |
|         |          |     |                      | 333.11 3           |
|         |          |     |                      | VBAT2              |
|         |          |     |                      | Į Į                |
| A12     | XI_A     | I   | 0V/1.8V              | XI_A               |
| A13     | XO_A     | О   | 0 17.1.5 1           |                    |
|         |          |     |                      |                    |
|         |          |     |                      | AGND_OSC           |
| F12     | MICAREF  |     |                      | AVDDMC-            |
| G12     | MICBREF  |     |                      | PIN A \$           |
| J12     | MICCREF  | OI  | 0.9V                 |                    |
| J10     | MICDREF  |     |                      | <b>★ ₹</b>         |
| G10     | MIC_REF  |     |                      | AGND_MC - JI-      |
|         |          |     |                      | AVDD_DRV           |
|         |          |     |                      | -dr                |
|         |          |     |                      | <b>★</b> **        |
| M11     | SPVM     | О   | 1.65V                | SPVM □ ♦ ♦         |
|         |          |     |                      | <b>★</b> ⊣₹        |
|         |          |     |                      | ACND DDV           |
|         |          |     |                      | AGND_DRV           |

### **Absolute Maximum Ratings**

| Item                          | Symbol              | Rating          | Unit | Remarks                                                                                                                                       |
|-------------------------------|---------------------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Maximum input voltage (Power) | V <sub>IN_MAX</sub> | 16.0            | V    | VIN*, CHG_STATE                                                                                                                               |
| Power supply (Power)          | $V_{VDD\_MAX}$      | 7.0             | V    | VSYS*,VDD*,PVDD*,AFE_VDD,VIO_IN                                                                                                               |
| D 1 (A 1')                    | $V_{BAT\_MAX}$      | 5.5             | V    | VBAT*,AVDD_DRV*                                                                                                                               |
| Power supply (Audio)          | $V_{DVDD\_MAX}$     | 2.0             | V    | DVDD,AVDD_MIC                                                                                                                                 |
| I/O pin voltage 1 (Power)     | V <sub>IO1</sub>    | -0.3~VDD+0.3    | V    | Except for maximum input voltage, Power Supply, I/O pin voltage 2~4, and output pins                                                          |
| I/O pin voltage 2 (Power)     | $V_{IO2}$           | -0.3~VIO_IN+0.3 | V    | xRST_OUT, CLK_OUT, INT_OUT, SDA_P, SCL_P, VBUS_OUT                                                                                            |
| I/O pin voltage 3 (Audio)     | $V_{IO3}$           | -0.3~DBAT*+0.3  | V    | SPAP,SPAN,SPBP,SPBN,MICBIASA,MICBIASB,<br>VMBFILT,XI_A,XO_A,SPVM                                                                              |
| I/O pin voltage 4 (Audio)     | $V_{\rm IO4}$       | -0.3~DVDD+0.3   | V    | SDA_A,SCL_A,XRESET,MCLKOUT,AD_DATA,<br>FSCLK,DA_DATA,,CLKOUT_DMIC,GPO_A,<br>MIC_REF,,MICA,MICB,MICC,MICD,MICAREF,<br>MICBREF,MICCREF,MICDREF, |
| Maximum junction temperature  | $T_{j\_max}$        | + 125           | °C   |                                                                                                                                               |
| Storage temperature           | $T_{\rm stg}$       | -65 ~ +150      | °C   |                                                                                                                                               |



### **Recommended Operating Conditions**

| Item                               | Symbol     | Rating                   | Unit       | Remarks                                                                                                                                                                            |
|------------------------------------|------------|--------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ambient operating temperature      | Ta         | -25 ~ +85                | $^{\circ}$ |                                                                                                                                                                                    |
| Supply voltage range 1             | VIN        | 4.5 ~ 5.5                | V          | VIN*                                                                                                                                                                               |
| Supply voltage range 2             | VSYS       | 2.5 ~ 4.4                | V          | VSYS*,VDD*, PVDD*, AFE_VDD                                                                                                                                                         |
| Supply voltage range 3             | VIO_IN     | $1.62 \sim 1.98$         | V          | VIO_IN                                                                                                                                                                             |
| Supply voltage range 4             | DVDD       | 1.62 ~ 1.98              | V          | DVDD,AVDD_MIC                                                                                                                                                                      |
| Supply voltage range 5             | AVDD_DRV   | $3.0 \sim 3.6$           | V          | AVDD_DRV*                                                                                                                                                                          |
| Supply voltage range 6             | VBAT       | 2.5 ~ 5.5                | V          | VBAT*                                                                                                                                                                              |
|                                    | Lo1        | 2.2                      | μН         | DDC_IO, DDC_CORE<br>VLS2010ET-2R2M(TDK)                                                                                                                                            |
| DC-DC converter output inductor    | Lo2        | 10                       | μН         | DDC_ANA<br>VLS2010ET-100M(TDK)                                                                                                                                                     |
|                                    | Co_DDC1    | 22*2 parallel connection | μF         | DDC_IO, DDC_CORE AMK107BBJ226MA-T (Taiyo Yuden Co., Ltd.)                                                                                                                          |
| DC-DC converter output capacitance | Co_DDC2    | 22                       | μF         | DDC_ANA<br>AMK107BBJ226MA-T(Taiyo Yuden Co., Ltd.)                                                                                                                                 |
|                                    | Co_LDO1    | 1                        | μF         | LDO_USB33, LDO_USB10, LDO_PERI_OUT                                                                                                                                                 |
| LDO output capacitance             | Co_LDO2    | 10                       | μF         | LDO_EMMC_OUT                                                                                                                                                                       |
|                                    | Co_LDO3    | 22                       | μF         | LDO_ANA_OUT                                                                                                                                                                        |
| VREF output capacitance            | Co_VREF    | 0.22                     | μF         | VREF                                                                                                                                                                               |
| VBAT capacitance                   | Co_VBAT    | 1                        | μF         | VBAT                                                                                                                                                                               |
| VSYS output capacitance            | Co_VSYS    | 1                        | μF         | VSYS                                                                                                                                                                               |
| VSYS line total capacitance        | C_VSYSALL  | 10~100                   | μF         | Total including the VDD and PVDD line input capacitance (effective capacitance)                                                                                                    |
| Crystal oscillation frequency      | $f_{XT}$   | 32.768                   | kHz        | NX3215SA(NDK), TFX-04(RIVER ELETEC) The capacity in the CHIP is 9.5pF (Typ). The CL level of the crystal assumes a thing of 5.0-6.0pF. 32768 Hz crystal is allowed 55kohm max ESR. |
| Current sense resistor             | Rimon      | 100                      | mohm       | Set as Ichgmax*Rimon≒50mV                                                                                                                                                          |
| Lithium ion battery capacity       | Li-ion_cap | ~500                     | mAh        |                                                                                                                                                                                    |
| Rapid charge current               | Ichg_set   | 100~500                  | mA         | Riset=100~20kohm                                                                                                                                                                   |
| Thermistor resistance B constant   |            | 4250                     | K          | NCP15WF104F03RC<br>(Murata Manufacturing Co., Ltd.)                                                                                                                                |

### **Electrical Characteristics**

### **♦**Power supply Block

 $(Unless \ otherwise \ specified: Ta = 27 \ ^{\circ}C, \ VDD = PVDD1 = PVDD2 = PWR\_EN = 3.6 \ V, \ VIO\_IN = SW\_IN = 1.8 \ V \ )$ 

### Power supply input (VDD, VIO\_IN)

| Item                                         | Symbol               | Measurement conditions                           | Min  | Тур. | Max  | Unit |
|----------------------------------------------|----------------------|--------------------------------------------------|------|------|------|------|
| Power consumption in VDD operating state     | $I_{\mathrm{VDD1}}$  | Power ON state, No Switching                     |      | 60   |      | μΑ   |
| Power consumption in VDD stop state          | $I_{\rm VDD2}$       | PWR_EN = 0V                                      |      |      | 1    | μΑ   |
| Power consumption in VDD<br>Deep Sleep state | $I_{VDD3}$           | VDD=3.6, Deep Sleep state , VIO_IN=OPEN          |      | 2    | 5    | μΑ   |
| Power consumption in VIO_IN operating state  | $I_{VIO1}$           | I2C operation state                              |      | 3    |      | uA   |
| Power consumption in VIO_IN stop state       | $I_{VIO2}$           | I2C stop state (SDA_P and SCL_P pulled up)       |      |      | 0.1  | uA   |
| UVLO detection voltage                       | V <sub>UVLO_L</sub>  |                                                  | 2.40 | 2.45 | 2.50 | V    |
| UVLO cancel voltage                          | V <sub>UVLO_H</sub>  |                                                  | 2.50 | 2.55 | 2.60 | V    |
| UVLO hysteresis width                        | $\triangle V_{UVLO}$ | $\triangle V_{UVLO} = V_{UVLO\_H} - V_{UVLO\_L}$ | -    | 100  | -    | mV   |

### RTC (XI\_P, XO\_P)

| Item                          | Symbol     | Measurement conditions  | Min | Тур.   | Max | Unit |
|-------------------------------|------------|-------------------------|-----|--------|-----|------|
| Crystal oscillation frequency | $f_{XT}$   |                         |     | 32.768 |     | kHz  |
| CLK_OUT output Duty           | $X_{duty}$ | * Design guarantee item | 10  |        | 90  | %    |

### LOAD SW (SW\_18\_IN, SW\_18\_OUT1-4)

| Item                                    | Symbol             | Measurement conditions                                 | Min | Тур. | Max | Unit |
|-----------------------------------------|--------------------|--------------------------------------------------------|-----|------|-----|------|
| ON resistor 1 (exclusively for USB-PHY) | $R_{ON\_SW}$       | I <sub>sw</sub> = 50mA; SW_18_IN = 1.75V, SW_18_OUT1   | 1   | 0.8  | 1   | Ω    |
| ON resistor 2                           | R <sub>ON_SW</sub> | I <sub>sw</sub> = 50mA; SW_18_IN = 1.75V, SW_18_OUT2~4 | -   | 0.8  | 1   | Ω    |

### IF-IN (PWR\_EN, xINT\_WKUP\_S, xINT\_WKUP\_L, xINT\_SYNC, SCL\_P, SDA\_P)

| Item                                   | Symbol                    | Measurement conditions | Min          | Тур. | Max | Unit |
|----------------------------------------|---------------------------|------------------------|--------------|------|-----|------|
| PWR_EN pin<br>H level input voltage    | V <sub>IPE_H</sub>        |                        | VDD<br>- 0.3 | -    | -   | V    |
| PWR_EN pin L level input voltage       | $V_{\text{IPE\_L}}$       |                        | -            | -    | 0.3 | V    |
| xINT_WKUP pin<br>H level input voltage | V <sub>IxINT_WKUP_H</sub> |                        | VDD<br>- 0.3 | -    | -   | V    |
| xINT_WKUP pin L level input voltage    | V <sub>IxINT_WKUP_L</sub> |                        | -            | -    | 0.3 | V    |
| xINT_SYNC pin<br>H level input voltage | V <sub>IxINT_SYNC_H</sub> |                        | VIO_IN - 0.3 | -    | -   | V    |
| xINT_SYNC pin L level input voltage    | V <sub>IxINT_SYNC_L</sub> |                        | -            | -    | 0.3 | V    |
| SCL_P pin H level input voltage        | V <sub>ISCL_P_H</sub>     |                        | VIO_IN - 0.3 | -    | -   | V    |
| SCL_P pin L level input voltage        | V <sub>ISCL_P_L</sub>     |                        | -            | -    | 0.3 | V    |
| SDA_P pin H level input voltage        | V <sub>ISDA_P_H</sub>     |                        | VIO_IN - 0.3 | -    | -   | V    |
| SDA_P pin L level input voltage        | V <sub>ISDA_P_L</sub>     |                        | -            | -    | 0.3 | V    |

### IF-OUT (CLK\_OUT, INT\_OUT, xRST\_OUT, VBUS\_OUT, GPO0-7, DDC\_ON)

| Item                                   | Symbol                   | Measurement conditions | Min              | Тур. | Max | Unit |
|----------------------------------------|--------------------------|------------------------|------------------|------|-----|------|
| CLK_OUT pin H level output voltage     | V <sub>OCLK_OUT_H</sub>  | I <sub>OUT</sub> =-2mA | VIO_IN -<br>0.2V | -    | -   | V    |
| CLK_OUT pin L level output voltage     | V <sub>OCLK_OUT_L</sub>  | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| INT_OUT pin H level output voltage     | V <sub>OINT_OUT_H</sub>  | I <sub>OUT</sub> =-2mA | VIO_IN -<br>0.2V | -    | -   | V    |
| INT_OUT pin L level output voltage     | V <sub>OINT_OUT_L</sub>  | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| xRST_OUT pin H level output voltage    | V <sub>OxRST_OUT_H</sub> | I <sub>OUT</sub> =-2mA | VIO_IN -<br>0.2V | -    | -   | V    |
| xRST_OUT pin<br>L level output voltage | V <sub>OxRST_OUT_L</sub> | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| VBUS_OUT pin H level output voltage    | $V_{OVBUS\_OUT\_H}$      | $I_{OUT} = -2mA$       | VIO_IN –<br>0.2V | -    | -   | V    |
| VBUS_OUT pin L level output voltage    | V <sub>OVBUS_OUT_L</sub> | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| GPO0~7 pin<br>H level output voltage   | V <sub>OGPO1_H</sub>     | I <sub>OUT</sub> =-2mA | VDD –<br>0.2V    | -    | -   | V    |
| GPO0~7 pin<br>L level output voltage   | V <sub>OGPO1_L</sub>     | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |
| DDC_ON pin H level output voltage      | $V_{DDC\_ON\_H}$         | $I_{OUT} = -2mA$       | VDD –<br>0.2V    | -    | -   | V    |
| DDC_ON pin L level output voltage      | V <sub>DDC_ON_L</sub>    | $I_{IN} = +2mA$        | -                | -    | 0.2 | V    |

### DDC\_IO

| Item                          | Symbol                 | Measurement conditions                   | Min  | Тур. | Max  | Unit |
|-------------------------------|------------------------|------------------------------------------|------|------|------|------|
| Maximum output current*1      | $I_{DIO\_MAX}$         |                                          | 200  |      |      | mA   |
| Inductor peak current*1       | $I_{DIO\_LP}$          |                                          |      |      | 1000 | mA   |
| Output voltage*1              | $V_{\mathrm{DIO}}$     | VDD=2.5~4.4V, Io=1~200mA                 | 1.65 | 1.80 | 1.95 | V    |
| Output feedback voltage       | $V_{\mathrm{DIO\_FB}}$ |                                          | 1.77 | 1.80 | 1.83 | V    |
| Maximum operating frequency*1 | F <sub>DIO_FMAX</sub>  | Io = 0 mA, maximum frequency at start-up |      |      | 1    | MHz  |
| Output start-up time*1        | $T_{\mathrm{DIO}}$     |                                          |      | 0.2  | 0.4  | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DIO</sub>   |                                          |      |      | 0.3  | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DIO</sub>   |                                          |      |      | 0.15 | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

### DDC\_ANA

| Item                          | Symbol                 | Measurement conditions                      | Min   | Тур.  | Max   | Unit |
|-------------------------------|------------------------|---------------------------------------------|-------|-------|-------|------|
| Maximum output current*1      | $I_{DANA\_MA}$         |                                             | 6     |       |       | mA   |
| Inductor peak current*1       | $I_{DANA\_LP}$         |                                             |       |       | 150   | mA   |
| Output voltage*1              | $V_{DANA}$             | VDD=2.5~4.4V, Io=0~6mA, VO_D_ANA[5:0] = 0Ch | 0.65  | 0.70  | 0.75  | V    |
| Output feedback voltage       | $V_{DANA\_FB}$         | VO_D_ANA[5:0] = 0Ch                         | 0.690 | 0.700 | 0.710 | V    |
| Maximum operating frequency*1 | F <sub>DANA_FMAX</sub> | Io=0mA, maximum frequency at start-up       |       |       | 2     | MHz  |
| Output start-up time*1        | $T_{DANA}$             |                                             |       | 0.5   | 1     | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DANA</sub>  |                                             |       |       | 2     | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DANA</sub>  |                                             |       |       | 1     | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

### DDC\_CORE

| Item                          | Symbol                  | Measurement conditions                              | Min  | Тур. | Max  | Unit |
|-------------------------------|-------------------------|-----------------------------------------------------|------|------|------|------|
| Maximum output current*1      | I <sub>DCORE_MA</sub>   |                                                     | 100  |      |      | mA   |
| Inductor peak current*1       | I <sub>DCORE_LP</sub>   |                                                     |      |      | 500  | mA   |
| Output voltage 1*1            | $V_{\text{DCORE1}}$     | VDD=2.5~4.4V, Io=0~100mA,<br>VO_D_CORE[5:0] = 0Ch   | 0.65 | 0.70 | 0.75 | V    |
| Output voltage 2*1            | V <sub>DCORE2</sub>     | VDD=2.5~4.4V, Io=0~100mA,<br>VO_D_ CORE [5:0] = 24h | 0.90 | 1.00 | 1.10 | V    |
| Output feedback voltage       | V <sub>DCORE_FB</sub>   | VO_D_ CORE [5:0] = 0Ch                              | 0.69 | 0.70 | 0.71 | V    |
| Maximum operating frequency*1 | F <sub>DCORE_FMAX</sub> | Io = 0 mA, maximum frequency at start-up            |      |      | 2    | MHz  |
| Output start-up time*1        | $T_{DCORE}$             |                                                     |      | 0.4  | 1    | ms   |
| Output ON resistor (H side)   | R <sub>ONH_DCORE</sub>  |                                                     |      |      | 0.8  | ohm  |
| Output ON resistor (L side)   | R <sub>ONL_DCORE</sub>  |                                                     |      |      | 0.6  | ohm  |

<sup>\*1</sup> Design guarantee item when using the recommended parts

### LDO\_EMMC

| Item                                        | Symbol                | Measurement conditions                                | Min  | Тур. | Max  | Unit |
|---------------------------------------------|-----------------------|-------------------------------------------------------|------|------|------|------|
| PSRR LDO_IN                                 | PSRR <sub>LEMMC</sub> | 1kHz~100KHzPeak (Io=0A, 100mA)                        |      | 30   |      | dB   |
| Maximum output current                      | I <sub>LEMMCmax</sub> |                                                       | 100  |      |      | mA   |
| Output voltage                              | $V_{LEMMC}$           | Register setting: VO_L_EMMC[1:0] = 00h (Default)      | 3.15 | 3.3  | 3.45 | V    |
| Input stability                             | V <sub>LEMMCivs</sub> | $VDD = V_{LEMMC} + 0.2 \sim 4.4 V$                    |      |      | 10   | mV   |
| Output stability                            | V <sub>LEMMCAls</sub> | Io=0~100mA                                            |      |      | 2    | mV   |
| Voltage difference between input and output | V <sub>LEMMCIO</sub>  | LDO_EMMC_IN = 3.0 V, Io = 100 mA, Vo = 3.3 V settings | 2.8  |      |      | V    |

### LDO\_PERI

| Item                                        | Symbol                | Measurement conditions                           | Min  | Тур. | Max  | Unit |
|---------------------------------------------|-----------------------|--------------------------------------------------|------|------|------|------|
| PSRR LDO_IN                                 | PSRR <sub>LPERI</sub> | 1kHz~100KHzPeak (Io=0A, 10mA)                    |      | 30   |      | dB   |
| Maximum output current                      | I <sub>LPERImax</sub> |                                                  | 10   |      |      | mA   |
| Output voltage                              | $V_{LPERI}$           | Register setting: VO_L_PERI[1:0] = 00h (Default) | 3.15 | 3.3  | 3.45 | V    |
| Input stability                             | $V_{LPERIvs}$         | VDD=2.5~4.4V                                     |      |      | 10   | mV   |
| Output stability                            | $V_{\text{LPELIIs}}$  | Io=0~10mA                                        |      |      | 2    | mV   |
| Voltage difference between input and output | $V_{LPELIIO}$         | LDO_EMMC_IN=3.0V, Io=10mA, Vo=3.3V settings      | 2.8  |      |      | V    |

### LDO\_ANA

| Item                   | Symbol                | Measurement conditions                          | Min                       | Тур.  | Max  | Unit |
|------------------------|-----------------------|-------------------------------------------------|---------------------------|-------|------|------|
| Input voltage range    | V <sub>LANA_IN</sub>  |                                                 | V <sub>LANA</sub><br>+0.2 |       | VDD  | V    |
| PSRR LDO_IN            | PSRR <sub>LANA1</sub> | 10kHz~2MHzPeak (Io=0A, 100uA, 1mA, 6mA)         |                           | 55    |      | dB   |
| PSRR VDD               | PSRR <sub>LANA2</sub> | 10kHz~2MHzPeak (Io=0A, 100uA, 1mA, 6mA)         |                           | 50    |      | dB   |
| Maximum output current | I <sub>LANAmax</sub>  |                                                 | 6                         |       |      | mA   |
| Output voltage         | $V_{LANA}$            | Register setting: VO_L_ANA[5:0] = 0Ch (Default) | 0.65                      | 0.700 | 0.75 | V    |
| Input stability        | $V_{LANAivs}$         | VDD=2.5~4.4V                                    |                           |       | 3    | mV   |
| Output stability       | $V_{LANAls}$          | Io=0~6mA                                        |                           |       | 2    | mV   |

### 1.0V output for USBPHY (LDO\_USB10)

| Item                   | Symbol                 | Measurement conditions                  | Min  | Тур. | Max  | Unit |
|------------------------|------------------------|-----------------------------------------|------|------|------|------|
| PSRR LDO_IN            | PSRR <sub>LVIN2</sub>  | 1kHz~100KHzPeak (Io=0A, 10mA)           |      | 30   |      | dB   |
| Maximum output current | $I_{USB10max}$         | * Max. 50 mA due to overcurrent limiter | 10   |      | 50   | mA   |
| Output voltage         | $V_{USB10}$            |                                         | 0.95 | 1.00 | 1.05 | V    |
| Input stability        | V <sub>LUSB10ivs</sub> | VIN=2.5~5.5V                            |      |      | 10   | mV   |
| Output stability       | V <sub>LUSB10ls</sub>  | Io=0~10mA                               |      |      | 2    | mV   |

### List of DC-DC converter and LDO output register settings

| Setting voltage of each power supply and code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Unit[V] |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| training trainings of them provide the pro |         |

| Address | DDC_ANA | DDC CORE | LDO_ANA  | LDO EMMC | LDO PERI |
|---------|---------|----------|----------|----------|----------|
| 00h     |         | 0.55     | <u> </u> | 3.3      | 3.3      |
| 01h     |         | 0.5625   |          | 3.2      | 3.2      |
| 02h     |         | 0.575    |          | 3.1      | 3.1      |
| 03h     |         | 0.5875   |          | 3.0      | 3.0      |
| 04h     | 0.6     | 0.6      | 0.6      | 2.9      | 2.9      |
| 05h     | 0.6125  | 0.6125   | 0.6      | 2.8      | 2.8      |
| 06h     | 0.625   | 0.625    | 0.625    | 2.7      | 2.7      |
| 07h     | 0.6375  | 0.6375   | 0.625    | 2.6      | 2.6      |
| 08h     | 0.65    | 0.65     | 0.65     | 2.5      | 2.5      |
| 09h     | 0.6625  | 0.6625   | 0.65     | 2.4      | 2.4      |
| 0Ah     | 0.675   | 0.675    | 0.675    | 2.3      | 2.3      |
| 0Bh     | 0.6875  | 0.6875   | 0.675    | 2.2      | 2.2      |
| 0Ch     | 0.7     | 0.7      | 0.7      | 2.1      | 2.1      |
| 0Dh     | 0.7125  | 0.7125   | 0.7      | 2.0      | 2.0      |
| 0Eh     | 0.725   | 0.725    | 0.725    | 1.9      | 1.9      |
| 0Fh     | 0.7375  | 0.7375   | 0.725    | 1.8      | 1.8      |
| 10h     | 0.75    | 0.75     | 0.75     |          |          |
| 11h     | 0.7625  | 0.7625   | 0.75     |          |          |
| 12h     | 0.775   | 0.775    | 0.775    |          |          |
| 13h     | 0.7875  | 0.7875   | 0.775    |          |          |
| 14h     | 0.8     | 0.8      | 0.8      |          |          |
| 15h     | 0.8125  | 0.8125   | 0.8      |          |          |
| 16h     | 0.825   | 0.825    | 0.825    |          |          |
| 17h     | 0.8375  | 0.8375   | 0.825    |          |          |
| 18h     | 0.85    | 0.85     | 0.85     |          |          |
| 19h     | 0.8625  | 0.8625   | 0.85     |          |          |
| 1Ah     | 0.875   | 0.875    | 0.875    |          |          |
| 1Bh     | 0.8875  | 0.8875   | 0.875    |          |          |
| 1Ch     | 0.9     | 0.9      | 0.9      |          |          |
| 1Dh     | 0.9125  | 0.9125   | 0.9      |          |          |
| 1Eh     | 0.925   | 0.925    | 0.925    |          |          |
| 1Fh     | 0.9375  | 0.9375   | 0.925    |          |          |
| 20h     | 0.95    | 0.95     | 0.95     |          |          |
| 21h     | 0.9625  | 0.9625   | 0.95     |          |          |
| 22h     | 0.975   | 0.975    | 0.975    |          |          |
| 23h     | 0.9875  | 0.9875   | 0.975    |          |          |
| 24h     | 1.0     | 1.0      | 1.0      |          |          |

|         |         | Unit[V]  |
|---------|---------|----------|
| Address | DDC_ANA | DDC_CORE |
| 25h     | 1.0125  | 1.0125   |
| 26h     | 1.025   | 1.025    |
| 27h     | 1.0375  | 1.0375   |
| 28h     | 1.05    | 1.05     |
| 29h     | 1.0625  | 1.0625   |
| 2Ah     | 1.075   | 1.075    |
| 2Bh     | 1.0875  | 1.0875   |
| 2Ch     | 1.1     | 1.1      |
| 2Dh     | 1.1125  | 1.1125   |
| 2Eh     | 1.125   |          |
| 2Fh     | 1.1375  |          |
| 30h     | 1.15    |          |
| 31h     | 1.1625  |          |
| 32h     | 1.175   |          |
| 33h     | 1.1875  |          |
| 34h     | 1.2     |          |
| 35h     | 1.2125  |          |
| 36h     | 1.225   |          |
| 37h     | 1.2375  |          |
| 38h     | 1.25    |          |
| 39h     | 1.2625  |          |
| 3Ah     | 1.275   |          |

<sup>\*</sup> Blue cell values cannot be set (input).

<sup>\*</sup> Yellow cell values are the default settings

### ◆Analog front-end block for battery power level detection

(Unless otherwise specified: Ta = 27 °C, VBAT = VSYS = VDD\_AFE = 3.6 V)

### Power supply input (AFE\_VDD)

| Item                             | Symbol               | Measurement conditions     | Min | Тур. | Max | Unit |
|----------------------------------|----------------------|----------------------------|-----|------|-----|------|
| Supply voltage range             | $V_{DD}$             |                            | 2.5 |      | 4.4 | V    |
| Operating power consumption      | I <sub>AVD_ACT</sub> | At the time of measurement |     | 100  | 200 | μΑ   |
| Current consumption when stopped | $I_{AVD\_SLP}$       |                            |     |      | 0.2 | μΑ   |

### Battery voltage, battery temperature measurement (VBAT\_VS, TH)

| Item                                       | Symbol | Measurement conditions      | Min      | Тур. | Max     | Unit                   |
|--------------------------------------------|--------|-----------------------------|----------|------|---------|------------------------|
| Battery voltage measurement range          |        | VBAT_VS voltage measurement | 2.5      |      | 4.5     | V                      |
| Battery voltage measurement resolution     |        |                             |          | 1.1  |         | mV/LSB                 |
| Battery voltage measurement accuracy       |        |                             | -4.4(-4) |      | +4.4(4) | mV(LSB)                |
| Measurement cycle*2                        |        | Register: 82h/83h           | 125ms    |      | 18.2h   |                        |
| Battery temperature measurement range      |        | TH voltage measurement      | 0        |      | 2.0     | V                      |
| Battery temperature measurement resolution |        |                             |          | 0.5  |         | mV/LSB                 |
| Battery temperature measurement accuracy   |        |                             | -1       |      | +1      | $^{\circ}\!\mathbb{C}$ |
| Measurement cycle*2                        |        | Register: 82h/83h           | 125ms    |      | 18.2h   |                        |

<sup>\*2</sup> Measurement is performed at a 7.8 ms cycle during charge.

### Battery charge / discharge current measurement (VBT\_CS, VSYS\_CS)

| Item                           | Symbol | Measurement conditions                    | Min   | Тур. | Max   | Unit   |
|--------------------------------|--------|-------------------------------------------|-------|------|-------|--------|
| Current measurement range      |        | Between VSYS_CS and VBAT_CS               | -50   |      | 50    | mV     |
| Current measurement resolution |        | Between VSYS_CS and VBAT_CS               |       | 30   |       | uV/LSB |
| Current measurement accuracy   |        | Between VSYS_CS and VBAT_CS =10mV         | -5    |      | +5    | %      |
| Current measurement offset     |        | When VSYS_CS=VBAT_CS (0mA setting) output | -5    | 0    | +5    | LSB    |
| Measurement cycle *2           |        | Register: 82h/83h                         | 125ms |      | 18.2h |        |

<sup>\*2</sup> Measurement is performed at a 7.8 ms cycle during charge.

### Battery temperature detection and control (VREF, TH\_REF)

| Item                             | Symbol                | Measurement conditions | Min | Тур. | Max | Unit |
|----------------------------------|-----------------------|------------------------|-----|------|-----|------|
| Reference voltage                | $V_{ref}$             |                        |     | 2    |     | V    |
| Reference voltage SW_ON resistor | R <sub>ON_THREF</sub> | $I_{THSW} = 20uA$      | -   | (10) | 100 | Ω    |

<sup>\*</sup> Shared with the charge control block

### **♦**Charge control block

(Unless otherwise specified: Ta = 27  $^{\circ}$ C, VIN = 5V, VBAT=3.6V )

### Power path control, shared (VIN, VBT, VSYS)

| Item                            | Symbol              | Measurement conditions                                              | Min  | Тур. | Max  | Unit       |
|---------------------------------|---------------------|---------------------------------------------------------------------|------|------|------|------------|
| VIN detection L side            | $V_{\mathrm{vinl}}$ | When the VIN voltage rises * 200 mV hysteresis                      | 3.6  | 3.8  | 4.0  | V          |
| VIN detection H side            | $V_{\mathrm{vinh}}$ | When the VIN voltage rises * 100 mV hysteresis                      | 5.6  | 5.8  | 6.0  | V          |
| VSYS detection relative to VIN  | $V_{inbat}$         |                                                                     | VSYS | VSYS | VSYS | V          |
| V313 detection relative to VIIV | V inbat             |                                                                     | -0.2 | -0.1 | VSIS | V          |
| Battery discharge current 1     | $I_{dc1}$           | VIN=5V, VBAT=4.2V, when power supply block stopped, charge complete |      |      | 2    | uA         |
| Battery discharge current 2     | $I_{dc2}$           | VIN=0V , VBAT=4.2V , when power supply block stopped                |      |      | 1    | uA         |
| Circuit current                 | $I_{cc}$            | VIN=5V , when power supply block stopped   WVIN current             |      |      | 1    | mA         |
| Chip temperature control        | $T_{\rm cc}$        | * Design guarantee item                                             |      | 100  |      | $^{\circ}$ |
| Thermal shutdown                | $T_{sd}$            | * Design guarantee item                                             |      | 150  |      | $^{\circ}$ |

<sup>\*</sup> The battery discharge current is measured at the VSYS pin.

### Battery voltage detection and control (VBAT)

| Item                                     | Symbol               | Measurement conditions                                                  | Min                    | Тур.                      | Max                    | Unit |
|------------------------------------------|----------------------|-------------------------------------------------------------------------|------------------------|---------------------------|------------------------|------|
| Precharge start voltage                  | V <sub>pcstart</sub> | When the VBAT voltage rises                                             |                        | 1.4                       | 1.5                    | V    |
| W 11 1 1 1                               |                      | When the VBAT voltage rises                                             | 3.3                    | 3.4                       | 3.5                    | V    |
| Weak battery judgment voltage            | $V_{weakbat}$        | Resistor variable range 20mV-step                                       | 2.6                    | -                         | 3.6                    | V    |
| Rapid charge start voltage $V_{qcstart}$ |                      | When the VBAT voltage rises                                             | 2.9                    | 3.0                       | 3.1                    | V    |
|                                          | V <sub>qcstart</sub> | Resistor variable range 200mV-step                                      | 2.6                    | -                         | 3.2                    | V    |
|                                          |                      | Ichg=10mA %Ta=0~60°C                                                    | 4.17                   | 4.20                      | 4.23                   | V    |
| Charge control voltage                   | $V_{chg}$            | Resistor variable range 50mV-step                                       | 4.0                    | -                         | 4.4                    | V    |
| D. I I.                                  | **                   | During VBAT voltage step down                                           | V <sub>chg</sub> -0.45 | V <sub>chg</sub> -0.4     | V <sub>chg</sub> -0.35 | V    |
| Recharge start voltage                   | V <sub>restart</sub> | Resistor variable range 100mV-step                                      | V <sub>chg</sub> -0.4  | -                         | V <sub>chg</sub> -0.25 | V    |
| Charge complete voltage                  | $V_{\mathrm{fv}}$    | Function enable/disable is selected by the register.  * Default: enable |                        | V <sub>restart</sub> +0.1 |                        | V    |

### Charge current detection and control (CHG\_ISET)

| Item                    | Symbol         | Measurement conditions           | Min | Тур. | Max | Unit |
|-------------------------|----------------|----------------------------------|-----|------|-----|------|
| Rapid charge current    | $I_{chg}$      | Riset=33kohm , VBAT=3.6V         | 250 | 300  | 350 | mA   |
| Precharge current       | $I_{pchg}$     | Riset=33kohm , VBAT=2.2V,        |     | 60   |     | mA   |
| Initial charge current  | $I_{ m ppchg}$ | VBAT=1.0V                        | 5   | 10   | 20  | mA   |
| Cl. 1.                  |                | When setting to 30mA             | 25  | 30   | 35  | mA   |
| Charge complete current | $I_{fc}$       | Resistor variable range10mA-step | 10  | -    | 50  | mA   |

<sup>\*</sup> The charge current can be varied by an external resistor. :Ichg=10000/Riset



### Battery temperature detection and control (VREF, TH)

\*The thermistor resistor for temperature measurement assumes the NCP15WF104F03RC

| Item                                        | Symbol             | Measurement conditions                                            | Min  | Тур.                  | Max  | Unit                                                                               |
|---------------------------------------------|--------------------|-------------------------------------------------------------------|------|-----------------------|------|------------------------------------------------------------------------------------|
| Reference voltage for temperature detection | $T_{ m ref}$       | Ro=200kohm                                                        |      | 2                     |      | V                                                                                  |
| Battery connection detection                | $T_{thc}$          |                                                                   |      | T <sub>ref</sub> *0.9 |      | V                                                                                  |
| Temperature detection 1-1*3                 | $T_{th1-1}$        | Hysteresis of 2.5°C on the temperature rise side relative to 0°C  |      | 0                     |      | $^{\circ}$                                                                         |
| Temperature detection 1-2*4                 | T <sub>th1-1</sub> |                                                                   | 0.0  |                       | 15.0 | $^{\circ}$                                                                         |
| Temperature detection 2*3                   | $T_{th2}$          | Hysteresis of 2.5°C on the temperature rise side relative to 10°C |      | 10                    |      | ${}^{\mathcal{C}}$                                                                 |
| Temperature detection 3*3                   | $T_{th3}$          | Hysteresis of 2.5°C on the temperature rise side relative to 45°C |      | 45                    |      | $^{\circ}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |
| Temperature detection 4-1*3                 | $T_{th4-1}$        | Hysteresis of 2.5°C on the temperature rise side relative to 60°C |      | 60                    |      | $^{\circ}\! \mathbb{C}$                                                            |
| Temperature detection 4-2*4                 | T <sub>th4-2</sub> |                                                                   | 45.0 |                       | 60.0 | $^{\circ}$ C                                                                       |

<sup>\*3</sup> Judged by the digital comparator output (set by 78h to 7Fh)

### 3.3V output for USBPHY (LDO\_USB33)

| Item                   | Symbol                 | Measurement conditions                  | Min | Тур. | Max | Unit |
|------------------------|------------------------|-----------------------------------------|-----|------|-----|------|
| PSRR LDO_IN            | PSRR <sub>LVIN1</sub>  | 1kHz~100KHzPeak (Io=0A, 10mA)           |     | -20  |     | dB   |
| Maximum output current | $I_{USB33max}$         | * Max. 50 mA due to overcurrent limiter | 10  |      | 50  | mA   |
| Output voltage         | $V_{USB33}$            |                                         | 3.2 | 3.3  | 3.4 | V    |
| Input stability        | V <sub>LUSB33ivs</sub> | VIN=4.5~5.5V                            |     |      | 10  | mV   |
| Output stability       | V <sub>LUSB33ls</sub>  | Io=0~10mA                               |     |      | 2   | mV   |

### USB detection (DP, DM, DLINE\_SW)

| Item                                | Symbol              | Measurement conditions   | Min                  | Тур. | Max | Unit |
|-------------------------------------|---------------------|--------------------------|----------------------|------|-----|------|
| DP pin output voltage               | $V_{dp}$            | $I_{dpo}$ =0~150uA       | 0.5                  | 0.6  | 0.7 | V    |
| DP pin maximum source current       | $I_{dp}$            |                          | 150                  |      |     | uA   |
| DM pin sink current                 | $I_{dm}$            | $V_{\rm dpo}$ =0.6V      | 50                   |      | 150 | uA   |
| Voltage detection                   | $V_{dpm}$           |                          | 0.25                 |      | 0.4 | V    |
| DLINE_SW pin                        | V                   | I <sub>OUT</sub> =-2mA   | V <sub>USB33</sub> - |      |     | V    |
| H level output voltage              | $V_{ODL\_H}$        | I <sub>OUT</sub> —-2IIIA | 0.2V                 | -    | _   | v    |
| DLINE_SW pin L level output voltage | $V_{\text{ODL\_L}}$ | $I_{IN} = +2mA$          | -                    | -    | 0.2 | V    |

### Timers and setup times

| Item                                                      | Symbol    | Measurement conditions                                                          | Min | Тур. | Max | Unit |
|-----------------------------------------------------------|-----------|---------------------------------------------------------------------------------|-----|------|-----|------|
| Initial charge timer                                      | $T_{ppc}$ |                                                                                 | 7   | 10   | 13  | sec  |
| Weak Battery timer                                        | $T_{wb}$  |                                                                                 | 24  | 34   | 44  | min  |
| Precharge timer                                           | $T_{pc}$  | Changeable to 120 min by the register                                           | 54  | 60   | 66  | min  |
| Rapid charge timer                                        | $T_{qc}$  | Changeable to 300 min by the register                                           | 540 | 600  | 660 | min  |
| Battery voltage setup time Battery temperature setup time | $T_{bvd}$ | Setup by the 31 ms-clk matching 4 times Setup by the 31 ms-clk matching 4 times |     |      | 4   | Clk  |
| Charge current setup time                                 | $T_{bcd}$ | Setup by the 250ms-clk matching 4 times  * Changeable to x10 by the register    | 3   |      | 4   | Clk  |

### **♦**Audio block

<sup>\*4</sup> Temperature detection 1-2 and 4-2 are when VBAT < V $_{qestart}$  (before rapid charge, before HOST start-up).

### MICs to serial output characteristics

(Unless otherwise specified: Ta = 25 °C,  $AVDD\_MIC = 1.8$  V, DVDD = 1.8 V, VBAT = 3.7 V,  $GND\_MIC = DGND = 0$  V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz )

| Parameters               | Symbol   | Min | Тур            | Max | Condition              | Units |
|--------------------------|----------|-----|----------------|-----|------------------------|-------|
| Input impedance          | RMICIN   |     | 50             |     |                        | kΩ    |
| DC voltage at MICx       | VCM      | -   | AVDD_<br>MIC/2 | -   |                        | V     |
| Full-scale input voltage | FSMIC    | -   | AVDD_<br>MIC/2 | -   |                        | Vpp   |
| Signal to noise ratio    | SNRMIC   | -   | 90             | -   | A-weight, MICGAINx=0dB | dB    |
| THD+N                    | THDMIC   | -   | -80            | -   | -6dBFS, MICGAINx=0dB   | dB    |
| Dynamic range            | DRMIC    | -   | 90             | -   | A-weight, MICGAINx=0dB | dB    |
| Crosstalk                | CTMIC    | -   | 100            | 1   | 1kHz                   | dB    |
| MICGAIN range            | MICGAINx | 0   | -              | 15  |                        | dB    |
| MICGAIN step             | MICSTEPx | 2.9 | 3              | 3.1 |                        | dB    |
| PGAGAIN range            | PGAGAINx | 0   | -              | 6   |                        | dB    |
| PGAGAIN step             | PGASTEPx | 0.4 | 0.5            | 0.6 |                        | dB    |

### Serial input to SPOUTs characteristics (Loop OFF)

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz, test load  $R_L = 8\Omega$ ,  $C_L = 150$  pF for bridge tied an ear speaker load.)

| Parameters                |         | Symbol | Min | Тур | Max | Condition                    | Units |
|---------------------------|---------|--------|-----|-----|-----|------------------------------|-------|
| Power output per channel  |         | PO     | -   | 400 | -   | 0dB FS input/Codec gain=24dB | mW    |
| Total harmonic distortion | + noise | THDSP  | -   | -60 | -54 | Input Amplitude=-6dBFS       | dB    |
| Output Noise              |         | Vnoise | -   | 10  | -   | A-weight                     | uVrms |

### Serial input to SPOUTs characteristics (Loop ON)

(Unless otherwise specified: Ta = 25 °C, AVDD\_MIC = 1.8 V, DVDD = 1.8 V, VBAT = 3.7 V, AGND\_MIC = DGND = 0 V, OSCIN = 512•48 kHz, Input test signal is a 1 kHz sine wave, Measurement bandwidth is 20 Hz to 20 kHz, test load  $R_L = 8\Omega$ ,  $C_L = 150$  pF for bridge tied an ear speaker load.)

| Parameters                        | Symbol | Min | Тур | Max | Condition                    | Units |
|-----------------------------------|--------|-----|-----|-----|------------------------------|-------|
| Power output per channel          | PO     | -   | 400 | -   | 0dB FS input/Codec gain=24dB | mW    |
| Total harmonic distortion + noise | THDSP  | -   | -66 | -60 | Input Amplitude=-6dBFS       | dB    |
| Output Noise                      | Vnoise | -   | 10  | -   | A-weight                     | uVrms |

#### **DC** characteristics

(Unless otherwise specified: Ta = 25 °C,  $AVDD\_MIC = 1.8$  V, DVDD = 1.8 V, VBAT = 3.7 V,  $AGND\_MIC = DGND = 0$  V, OSCIN = 512 - 48 kHz)

| Parameters       | Symbol              | Min  | Typ  | Max  | Condition       | Units |  |
|------------------|---------------------|------|------|------|-----------------|-------|--|
| MICx_BIAS        |                     |      |      |      |                 |       |  |
|                  |                     | 1    | 0    | -    | Low Output mode |       |  |
|                  | VO <sub>MICBS</sub> | 1.8  | 2.0  | 2.2  |                 | V     |  |
|                  |                     | -    | Hi-Z | -    | Stand by mode   |       |  |
| Output current   | IO <sub>MICBS</sub> | -    | -    | 2.0  | low noise mode  | mA    |  |
| Output noise     | NO <sub>MICBS</sub> | 1    | -    | 5    | low noise mode  | μVrms |  |
| Output impedance | ROMICBS             | 40   | 60   | 80   | low noise mode  |       |  |
|                  |                     | -    | 60   | -    |                 | Ω     |  |
| Output impedance | RO <sub>MICBS</sub> | 16k  | 20k  | 24k  | low power mode  | 22    |  |
|                  |                     | 80k  | 100k | 120k |                 |       |  |
| LDO for MICIN    |                     |      |      |      |                 |       |  |
| LDOOUT voltage   | VREG18              | 1.62 | 1.8  | 1.98 |                 | V     |  |

#### **Crystal switching specification**

 $(\underline{Unless\ otherwise\ specified:\ Ta=25\ ^{\circ}C,\ AVDD\_MIC=.8\ V,\ DVDD=1.8\ V,\ VBAT=3.7\ V,\ AGND\_MIC=DGND=0\ V\ )$ 

| Parameters     | Symbol | Min | Тур    | Max | Condition | Units |
|----------------|--------|-----|--------|-----|-----------|-------|
| XI_A frequency | EDEO   | -   | 24.576 | -   |           | MHz   |
|                | FREQ   | -   | 49.152 | -   |           | MHZ   |

## Switching specifications and characteristics (serial audio interface form CXD5602)

| Parameters                   | Symbol | Min | Тур    | Max | Condition | Units |
|------------------------------|--------|-----|--------|-----|-----------|-------|
| Serial data input1 - FSCLK/D | A_DATA |     |        |     |           |       |
| MCLK clock frequency         | -      | -   | 24.576 | -   |           | MHz   |
| MCLK clock duty cycle        | -      | 40  | 50     | 60  |           | %     |
| MCLK clock period            | tAC    |     | 40.69  |     |           | ns    |
| Rise time                    | tR     |     |        | 5.0 |           | ns    |
| Fall time                    | tF     |     |        | 5.0 |           | ns    |
| Setup time                   | tDS    | 5.0 |        |     |           | ns    |
| Hold time                    | tDH    | 0.0 |        |     |           | ns    |



## Switching specifications and characteristics (serial audio interface to CXD5602)

| Parameters                   | Symbol                            | Min | Тур    | Max  | Condition | Units |  |  |  |
|------------------------------|-----------------------------------|-----|--------|------|-----------|-------|--|--|--|
| Serial data output - MCLK/AD | Serial data output - MCLK/AD_DATA |     |        |      |           |       |  |  |  |
| MCLK clock frequency         | -                                 | -   | 24.576 | -    |           | MHz   |  |  |  |
| MCLK clock duty cycle        | -                                 | 40  | 50     | 60   |           | %     |  |  |  |
| MCLK clock period            | tAC                               |     | 40.69  |      |           | ns    |  |  |  |
| Rise time                    | tR                                |     |        | 5.0  |           | ns    |  |  |  |
| Fall time                    | tF                                |     |        | 5.0  |           | ns    |  |  |  |
| Data Delay                   | tDO                               | 3.0 |        | 15.0 |           | ns    |  |  |  |



MCLK/AD\_DATA timing

# Digital microphone interface

| Parameters                   | Symbol          | Min       | Тур    | Max | Condition | Units |
|------------------------------|-----------------|-----------|--------|-----|-----------|-------|
| Digital MIC input1 - DMCLK : | = 3.072 MHz     |           |        |     |           |       |
| CLKOUT_DMIC clock frequency  | -               | -         | 3.072  | -   |           | MHz   |
| CLKOUT_DMIC clock duty cycle | -               | 40        | 50     | 60  |           | %     |
| CLKOUT_DMIC clock period     | tAC             |           | 325.52 |     |           | ns    |
| Rise time                    | tR              |           |        | 5.0 |           | ns    |
| Fall time                    | tF              |           |        | 5.0 |           | ns    |
| Setup time                   | tDSr/tDSf       | 5.0       |        |     |           | ns    |
| Hold time                    | tDHf/tDHr       | 0.0       |        |     |           | ns    |
| Digital MIC input1 - DMCLK : | = 1.024 MHz (DI | OR input) |        |     |           |       |
| CLKOUT_DMIC clock frequency  | -               | -         | 1.024  | -   |           | MHz   |
| CLKOUT_DMIC clock duty cycle | -               | 40        | 50     | 60  |           | %     |
| CLKOUT_DMIC clock period     | tAC             |           | 976.56 |     |           | ns    |
| Rise time                    | tR              |           |        | 5.0 |           | ns    |
| Fall time                    | tF              |           |        | 5.0 |           | ns    |
| Setup time                   | tDSr/tDSf       | 5.0       |        |     |           | ns    |
| Hold time                    | tDHf/tDHr       | 0.0       |        |     | _         | ns    |



**DMCLK/DMIC** timing

# I2C bus switching specification

| Parameters                       | Symbol              | Min | Тур | Max | Condition | Units |
|----------------------------------|---------------------|-----|-----|-----|-----------|-------|
| Clock frequency                  | fscl                | 0   | -   | 400 |           | kHz   |
| Data charge minimum waiting time | tbuf                | 1.3 | -   | -   |           | μs    |
| Data transfer start waiting time | t <sub>HD:STA</sub> | 0.6 | -   | -   |           | μs    |
| Low level clock pulse width      | $t_{LOW}$           | 1.3 | -   | -   |           | μs    |
| High level clock pulse width     | t <sub>HIGH</sub>   | 0.6 | -   | -   |           | μs    |
| Start setup waiting time         | tsu:sta             | 0.6 | -   | -   |           | μs    |
| Data hold time                   | thd:data            | 0   | -   | -   |           | μs    |
| Data setup time                  | tsu:sta             | 100 | -   | -   |           | ns    |
| Rise time                        | $t_R$               | -   | -   | 300 |           | ns    |
| Fall time                        | $t_{\mathrm{F}}$    | -   | -   | 300 |           | ns    |
| Stop setup waiting time          | tsu:sto             | 0.6 | -   | -   |           | μs    |



I2C timing

# digital input / output signal threshold level

| Parameters                | Symbol            | Min           | Тур | Max           | Condition | Units |
|---------------------------|-------------------|---------------|-----|---------------|-----------|-------|
| High-level output voltage | $V_{\mathrm{OH}}$ | DVDD -<br>0.2 | -   | -             |           | V     |
| Low-level output voltage  | $V_{OL}$          | -             | -   | 0.2           |           | V     |
| High-level input voltage  | $V_{\mathrm{IH}}$ | 0.7 x<br>DVDD | -   | -             |           | V     |
| Low-level input voltage   | $V_{IL}$          | -             | -   | 0.3 x<br>DVDD |           | V     |

## Power consumption (audio block)

The table below lists the current consumed by each Adonis internal power supply pin. This enables to calculate the overall power in accordance with the use case.

| Block             | Operating state  | Pin       | Min | Тур  | Max  | Condition                            | Unit |
|-------------------|------------------|-----------|-----|------|------|--------------------------------------|------|
|                   | When reset       |           |     | 0.1  | -    |                                      | uA   |
| Logic             | Analog Mic input | DVDD      |     |      | _    | When Xtal 24.576MHz                  | mA   |
|                   | SPOUT output     |           |     |      | 5    | FSCLK/AD_DATA pin load 10 pF         |      |
|                   | Sleep            |           |     |      | 10   |                                      | uA   |
|                   | 1ch operation    |           |     |      | 3.6  | Typ: approximately 2.5 mA            | mA   |
| MICIN             | 2ch operation    | AVDD_MIC  |     |      | 6.6  | Typ: approximately 5 mA              | mA   |
|                   | 4ch operation    | •         |     |      | 12.6 | Typ: approximately 10 mA             | mA   |
|                   | Digital MIC      |           |     |      | 1    | When using Digital MIC               | mA   |
|                   | Sleep            |           |     | 0.05 | 2    | XRESET=Low                           | uA   |
|                   | 24.576MHz        |           |     | 1    | 1.5  | SPOUT not used, oscillation stable   | mA   |
|                   | 49.152MHz        |           |     | 1.2  | 1.8  | SPOUT not used, oscillation stable   | mA   |
| Crystal<br>buffer | 24.576MHz mono   | VBAT2     |     | 1.1  | 1.65 | SPOUT BTL mono, oscillation stable   | mA   |
|                   | 24.576MHz Stereo | •         |     | 1.2  | 1.8  | SPOUT BTL stereo, oscillation stable | mA   |
|                   | 49.152MHz mono   | •         |     | 1.4  | 2.1  | SPOUT BTL mono, oscillation stable   | mA   |
|                   | 49.152MHz Stereo |           |     | 1.6  | 2.4  | SPOUT BTL stereo, oscillation stable | mA   |
|                   | Sleep            |           |     | 0.05 | 1    |                                      | uA   |
| MICBIAS           | MICBIAS 1ch      | ND ATT    |     | 0.23 | 0.32 | MICBIAS only operating               | mA   |
|                   | MICBIAS 2ch      | VBAT1     |     | 0.16 | 0.24 |                                      | mA   |
| MICINLDO          | Active           |           |     | 1.2  | 1.7  | MICIN block current not included     | mA   |
|                   | Sleep            |           |     |      | 0.1  |                                      | uA   |
|                   | Stereo 16fs      | •         |     | 1.6  |      | BTLstereo24.576MHz                   | mA   |
|                   | Stereo Tols      |           |     | 1.0  |      | Max = about 3.6mA                    |      |
|                   | Store o 22fa     | •         |     | 2.2  |      | BTL stereo 49.152MHz                 | mA   |
| SPOUT             | Stereo 32fs      | AVDD_DRV* |     | 3.2  |      | Max= about 5.34mA                    |      |
|                   | Stereo 16fs Loop |           |     | 8.6  |      | BTLstereo24.576MHz, Loop ON          | mA   |
|                   | Sicieo fois Loop |           |     | 0.0  |      | Max= about 10.18mA                   |      |
|                   | Stereo 32fs Loop | 1         |     | 7.8  |      | BTL stereo 49.152MHz, Loop ON        | mA   |
|                   | Stereo 3218 Loop |           |     | 7.0  |      | Max= about 11.94mA                   |      |

### **Description of Functions**

### **♦**Power supply block

#### RTC

- Low power consumption  $IQ = 3 \mu A(typ.)$
- · Clock, start-up timer

#### Voltage step down type PFM control DC-DC converter

- · Low power consumption  $IQ = 10\mu A$  (per channel)
- · DDC\_IO / Vout = 1.8 V/ Iomax = 200 mA(min)
- DDC\_ANA / Vout =  $0.600 \text{ V} \sim 1.275 \text{ V}$ , 25 mV-step / Iomax = 6 mA(min)
- DDC\_CORE / Vout =  $0.5500 \text{ V} \sim 1.1125 \text{ V}$ , 12.5 mV-step / Iomax = 100 mA(min)

#### LDO

- Low power consumption  $IQ = 6 \mu A$  (1ch per channel)
- LDO\_ANA / Vout =  $0.600 \text{ V} \sim 1.000 \text{ V}$ , 25 mV-step / Iomax = 6 mA(min)
- LDO\_EMMC / Vout =  $1.8V \sim 3.3V,100$ mV-step / Iomax = 100 mA(min)
- LDO\_PERI / Vout =  $1.8V \sim 3.3V,100 \text{mV-step}$  / Iomax = 10 mA(min)
- · LDO\_USB10 for USB-PHY / Vout = 1.0V / Iomax = 10 mA(min)

#### External interface

- · Load switch (4ch for 1.8 V)
- · Communication (I2C serial interface, 32.768 kHz clock, reset, interrupt start-up control)
- · GPO (8 systems, general-purpose switch drive, enable drive)
- · USB detection (USB connection signal, Data line switch control signal)

### ◆Analog front-end block for battery power level detection

 On-chip 12-bit ADC (1ch: time sharing control) for battery power level detection and battery voltage, current and temperature measurement in the CXD5602 System

### **♦**Charge control block

- · Standalone type charge function
- · Protective function
- · Conformity to USB battery charging 1.2 (conformance as a system)
- · USB detection (USB connection signal, Data line switch control signal)
- · LDO\_USB33 for USB-PHY / Vout =3.3V / Iomax = 10 mA(min)



### **♦**Audio block

CXD5247 Audio is an analog audio I/O IC developed for the CXD5602 System. CXD5602 performs signal transfer using an original format. The two crystal types of 24.576 MHz and 49.152 MHz are supported as the clock source. The input systems include a  $\Delta$   $\Sigma$  ADC that supports four analog MIC inputs and an 8-channel digital MIC interface. The analog MIC input and digital MIC input pins are shared and used exclusively. The output system is a BTL output Class-D amplifier (L/R). In addition, two systems of MIC bias circuits and a 1.8 V output LDO for MIC input are mounted.

Definition of fs

This specification defines fs as follows:  $\underline{\mathbf{fs}} = 48 \text{ kHz}$ 

## **Power Up constraint**

CXD5247 Audio power-on (including reset signal assert) is subject to the restrictions noted in the table below.

(When external AVDD\_MIC is supplied)

| VBAT1/VBAT2 | DVDD | AVDD_MIC | AVDD_DRV* | XRESET | Restrictions |
|-------------|------|----------|-----------|--------|--------------|
| OFF         | OFF  | OFF      | OFF       | 0      | Allowed      |
| OFF         | OFF  | OFF      | OFF       | 1      | Not Allowed  |
| OFF         | OFF  | OFF      | ON        | 0      | Not Allowed  |
| OFF         | OFF  | OFF      | ON        | 1      | Not Allowed  |
| OFF         | OFF  | ON       | OFF       | 0      | Not Allowed  |
| OFF         | OFF  | ON       | OFF       | 1      | Not Allowed  |
| OFF         | OFF  | ON       | ON        | 0      | Not Allowed  |
| OFF         | OFF  | ON       | ON        | 1      | Not Allowed  |
| OFF         | ON   | OFF      | OFF       | 0      | Not Allowed  |
| OFF         | ON   | OFF      | OFF       | 1      | Not Allowed  |
| OFF         | ON   | OFF      | ON        | 0      | Not Allowed  |
| OFF         | ON   | OFF      | ON        | 1      | Not Allowed  |
| OFF         | ON   | ON       | OFF       | 0      | Not Allowed  |
| OFF         | ON   | ON       | OFF       | 1      | Not Allowed  |
| OFF         | ON   | ON       | ON        | 0      | Not Allowed  |
| OFF         | ON   | ON       | ON        | 1      | Not Allowed  |
| ON          | OFF  | OFF      | OFF       | 0      | Allowed      |
| ON          | OFF  | OFF      | OFF       | 1      | Not Allowed  |
| ON          | OFF  | OFF      | ON        | 0      | Allowed      |
| ON          | OFF  | OFF      | ON        | 1      | Not Allowed  |
| ON          | OFF  | ON       | OFF       | 0      | Allowed      |
| ON          | OFF  | ON       | OFF       | 1      | Not Allowed  |
| ON          | OFF  | ON       | ON        | 0      | Allowed      |
| ON          | OFF  | ON       | ON        | 1      | Not Allowed  |
| ON          | ON   | OFF      | OFF       | 0      | Allowed      |
| ON          | ON   | OFF      | OFF       | 1      | Allowed      |
| ON          | ON   | OFF      | ON        | 0      | Allowed      |

SONY CXD5247GF

| ON | ON | OFF | ON  | 1 | Allowed |
|----|----|-----|-----|---|---------|
| ON | ON | ON  | OFF | 0 | Allowed |
| ON | ON | ON  | OFF | 1 | Allowed |
| ON | ON | ON  | ON  | 0 | Allowed |
| ON | ON | ON  | ON  | 1 | Allowed |

#### Power Up/Reset assert sequence constraint

The CXD5247 Audio power-on sequence and reset cancel restrictions are shown below. Figure shows the timing sequence. (When external AVDD\_MIC is applied)

- XRESET is canceled after VBAT1, VBAT2 and DVDD have risen.
- AVDD\_DRV\* should rise after VBAT1 and VBAT2 have risen.
- AVDD\_DRV\* also supports use cases when power supply is not turned on.



Power Up sequence

### Supported crystals / clocks

This IC supports the following crystal frequencies.

Supported crystal frequencies

| Symbol | Frequency | Description                             |
|--------|-----------|-----------------------------------------|
| XI_A   | 24.576MHz | Master clock, 512fs                     |
| XO_A   | 49.152MHz | Master clock, 1024 fs, Hi-Res operation |

An external clock (0 V - 1.8 V square wave) can also be applied to the OSCIN pin.

Frequency when applying an external clock

| Symbol | Frequency | Description                           |
|--------|-----------|---------------------------------------|
| VIA    | 24.576MHz | Master clock, 512fs                   |
| XI_A   | 49.152MHz | Master clock, 1024fs Hi-Res operation |

## **Description of Operation**

## **♦**Power supply block operation sequence

## Timing chart (Start UP to Stop)



| No. | Description                                                                                                                                                                                                                             | State           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 1   | Detect 2.05 V and cancel the internal circuit reset state.  * Read and reflect the OTP data for the analog circuits after reset cancel.                                                                                                 | Reset→Ready     |
| 2   | Detect 2.55 V and start ADC operation. (Only the battery voltage is measured in the Ready state.)                                                                                                                                       | Ready           |
| 3   | Detect the system operating voltage (3Ch: Def BDh) or more and start up the power supply block.  This detection is performed by comparing the register setting value and the ADC data (digital comparator).                             | Ready→StartUP   |
| 4   | Perform state transition by detecting the rise of the CXD5602 power supplies (4 systems: DDC_IO/ANA/CORE and LDO_ANA).                                                                                                                  | StartUP→PowerON |
| 5   | Detect the system operating voltage or less and stop power supply output (power supply block operation). * 4-bit (72 mV) hysteresis control is performed on the voltage step down side relative to the 3Ch setting value.               | PowerON→Ready   |
| 6   | Detect 2.45 V (100 mV hysteresis control relative to the rise 2.55 V) and stop ADC operation.                                                                                                                                           | Ready           |
| 7   | Detect 2.0 V (50 mV hysteresis control relative to the rise 2.05 V) and stop operation.                                                                                                                                                 | Ready→Reset     |
| 8   | Operation uses the internal RC oscillation circuit (15 kHz) until the crystal oscillation circuit (XOSC) starts up. The transition from the RC oscillation circuit to the crystal oscillation circuit is performed automatically inside | _               |
| 9   | Approximately 2 s (typ.) is required after reset cancel until the crystal oscillation circuit starts up and the clock is output to CXD5602 (output from the CLK_OUT pin).                                                               | _               |

## Deep Sleep (x INT\_WKUP) $\sim$ Power ON



## Deep Sleep ∼ USB ON∼ USB OFF



## **♦**Power supply block state transition diagram



SONY CXD5247GF

### **♦**AFE block operation timing chart for battery power level detection

### Timing chart of AFE operation



#### Timing chart (During the measurement cycle change)



#### Battery information measurement value read

The measurement data is reflected to the AFE measurement value storage register (registers 85h to 8Ah and 8Dh to 8Eh) by setting "1" in LRQ\_AFE (register 8Bh). LRQ\_AFED\_STATE (register 8Ch) goes to "1" after the data is reflected.

The moving average values set by SET\_AFE3 (register 84h[1:0]) are reflected to the storage registers.

## - Battery voltage (DATA\_AFEV1,2 register 85h,86h)

Battery voltage = Register value  $\times 1.12 \text{mV}$  Ex. : C85h $\times 1.12 \text{mV}$ =3.6V

#### - Battery charge/discharge current (DATA\_AFEI1,2 register 87h,88h)

Battery charge/discharge current = (Register value - 800h)  $\div$  Current detection resistor  $\times 0.02929$  Ex. : (6ABh-800h)  $\div 0.1\,\Omega \times 0.02929$ = - 100mA

\* "-" is the discharge direction and "+" is the charge direction.

### - Battery temperature (DATA\_AFET1,2 register 89h,8Ah)

Battery temperature (thermistor voltage) = Register value ×0.4883mV Ex.: 712h×0.4883mV=0.884V

\* The temperature is determined according to the thermistor resistor (B constant) and the measurement value. When the B constant is B4250K, 0.884 V corresponds to a battery temperature of  $30^{\circ}$ C.

SONY

CXD5247GF

## **♦**Charge control block state transition diagram



## **♦**Charge control block operation timing

Charge timing chart

## Vqcstart > Vweakbat



## Vqcstart < Vweakbat



#### JEITA Guidelines



### The control by the chip temperature in during Charge



# **♦**Power block – I2C specifications

| Symbol              | Item                                                                                       | Min. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------------------------|------|------|------|
| f <sub>SCL_P</sub>  | SCL_P clock frequency                                                                      | 0    | 400  | kHz  |
| t <sub>HD:STA</sub> | Hold time (repeat) start condition (The first clock pulse is generated after this period.) | 0.6  | -    | us   |
| tLow                | SCL_P clock Low period                                                                     | 1.3  | -    | us   |
| thigh               | SCL_P clock High period                                                                    | 0.6  | -    | us   |
| t <sub>SU:STA</sub> | Repeat start condition setup time                                                          | 0.6  | -    | us   |
| thd:dat             | Data hold time                                                                             | 0    | -    | us   |
| tsu:dat             | Data setup time                                                                            | 100  | -    | ns   |
| tr                  | SDA_P signal and SCL_P signal rise time                                                    | -    | 300  | ns   |
| tf                  | SDA_P signal and SCL_P signal fall time                                                    | -    | 300  | ns   |
| tsu:sto             | Stop condition setup time                                                                  | 0.6  | -    | us   |
| t <sub>BUF</sub>    | Bus free time between Stop and Start conditions                                            | 1.3  | -    | us   |
| Cb                  | Capacitance load of each bus line                                                          | -    | 400  | pF   |



| W | rite | mod | le |
|---|------|-----|----|
|   |      |     |    |

| s | Slave<br>Address | w | Α | Sub<br>Address | Α | Data | Α | Р | 1 |
|---|------------------|---|---|----------------|---|------|---|---|---|
|---|------------------|---|---|----------------|---|------|---|---|---|

|--|

| s | Slave<br>Address | w | Α | Sub<br>Address | Α | SR | Slave<br>Address | R | Α | Data | N | Р |
|---|------------------|---|---|----------------|---|----|------------------|---|---|------|---|---|
|---|------------------|---|---|----------------|---|----|------------------|---|---|------|---|---|

| symbol        | description               |   |  |
|---------------|---------------------------|---|--|
| S             | Start Condition           |   |  |
| SR            | Repeat Start Condition    | - |  |
| Р             | Stop Condition            | - |  |
| Slave Address | 7'h2C                     |   |  |
| W             | Write mode (Host→CXD5247) |   |  |
| R             | Read mode(CXD5247→HOST)   |   |  |
| Α             | ACK                       |   |  |
| N             | NACK                      |   |  |
| Sub Address   | Command Register          |   |  |
| Data          | Write/Read Data           | 8 |  |

SONY CXD5247GF

### **♦**Audio interface specifications

CXD5247 performs signal transfer with the CXD5602 using an original format. The timing chart is shown below. The output signals to the SP can be set to the two modes of 16fs or 32fs, and the MIC output can be set to the two modes of 64fs (8Mic) or 128fs (4Mic).



**Interface Timing** 

#### SP Signal Path



**SP Signal Path** 

The serialized audio signals (DA\_DATA, FS\_CLK) output from the CXD5602 are input to the Deserialize circuit and converted into two channels of 6-bit PDM signals. These signals are converted into 1-bit PWM signals by the PDMtoPWM conversion circuit, and then output as audio signals from the drivers. In addition, a StartUP signal generation circuit is provided separately from the main line signal as a popping noise countermeasure during power-on, and when the popping noise countermeasure is set, the generated StartUp signal is selected by the register and output.



There are no settings for this circuit. Operation switches between 16fs and 32fs mode in accordance with the input signal. This circuit has a function that checks for the presence of a separately input FSCLK, and the result is stored in the internal register as the FS\_LOCK status information.

SONY CXD5247GF

### **♦**MIC signal path

This IC has four systems of analog microphone interfaces (microphone amplifier with PGA function:  $\Delta$   $\Sigma$  ADC) and eight systems of digital microphone interfaces. The analog microphone input pins and digital microphone input pins are shared and used exclusively. The analog microphone interfaces convert the analog microphone signals to digital data. A clock generation circuit and a dither generation circuit are provided as ADC control signals. The data output by the ADC is digitally processed and converted to 1-bit PDM signals. This processing consists of a CIC-Decimator, offset adjustment circuit, gain adjustment circuit, and  $\Delta$   $\Sigma$  Modulator circuit. The output data rate can be set to 64fs or 128fs. In addition, the digital microphone interfaces perform DDR-SDR conversion on the signals. The above microphone signals (analog 4ch + digital 8ch, total 12ch) are input to the serialize circuit, converted to 8 channels or 4 channels of 1-bit serial data, and output from CXD5247 as AD\_DATA.



**MIC Signal Path** 

### **Digital Microphone interface**

The digital microphone transfers the L/R signal at both the rising and falling edges of DMCLK (CLK for digital microphone), so this function separates the input signal into the two L and R signals. The I/O timing chart is shown below.



### Serialize

This function selects and serializes the 4 channels of analog microphone signals and 8 channels of digital microphone signals (total 12 channels of microphone signals). The signals are output from AD\_DATA of CXD5247 synchronized with FSCLK, which is the timing reference for the interface with the CXD5602. Two output formats are available: 64fs (3.072 MHz/sample) and 128fs (6.144 MHz/sample). The 64fs format enables 8-channel signal transfer, and the 128fs format enables 4-channel signal transfer. The timing chart for each format is shown below.

\* The digital microphone signal supports only the 64fs format, and cannot be used with the 128fs format.





64fs Mode Analog MIC Interface Timing



128fs Mode Analog MIC Interface Timing

Serialize mode of 64fs and 128fs is selected by SER\_MODE register. Data order in AD\_DATA such as D1-0, A1-0 is optionally selectable using configuration register SEL\_CHx. (talble \* and \*)

# **♦I2C** specifications

| Symbol              | Item                                                                                        | Min. | Max. | Unit |
|---------------------|---------------------------------------------------------------------------------------------|------|------|------|
| $f_{SCL}$           | SCL clock frequency                                                                         | 0    | 400  | kHz  |
| t <sub>HD:STA</sub> | Hold time (repeat) start condition  (The first clock pulse is generated after this period.) |      | -    | us   |
| t <sub>L</sub> ow   | SCL clock Low period                                                                        | 1.3  | -    | us   |
| thigh               | SCL clock High period                                                                       | 0.6  | -    | us   |
| t <sub>SU:STA</sub> | Repeat start condition setup time                                                           | 0.6  | -    | us   |
| thd:dat             | Data hold time                                                                              | 0    | -    | us   |
| tsu:dat             | tsu:dat Data setup time                                                                     |      | -    | ns   |
| tr                  | tr SDA signal and SCL signal rise time                                                      |      | 300  | ns   |
| tf                  | tf SDA signal and SCL signal fall time                                                      |      | 300  | ns   |
| tsu:sto             | U:STO Stop condition setup time                                                             |      | -    | us   |
| $t_{\mathrm{BUF}}$  | Bus free time between Stop and Start conditions                                             | 1.3  | -    | us   |
| Cb                  | Capacitance load of each bus line                                                           | -    | 400  | pF   |



Slave Address of CXD5247 Audio is 7'h1E.

## **Package Outline**

## 156PIN XFBGA



| PACKAGE NATERIAL  | SI SUBSTRATE   |  |  |
|-------------------|----------------|--|--|
| TERMINAL MATERIAL | Sn-4.0Ag-0.5Cu |  |  |
| PACKAGE NASS      | 0.0269         |  |  |

### Caution

The product of the WLCSP package should be used under light-shielded conditions. Since the WLCSP package has a structure that a silocon wafer is exposed, if light hits the wafer, the device may malfunction.

#### **Notice**

#### **Purpose of Use of the Products:**

Customer shall use the Products with the utmost concern for safety, and shall not use the Products for any purpose that may endanger life or physical wellbeing, or cause serious damage to property or the environment, either through normal use or malfunction.

Use of the Products for purposes other than those stipulated in this specification is strictly prohibited.

Furthermore, usage of the Products for military purposes is strictly prohibited at all times.

#### Safe Design:

◆ Customer is responsible for taking due care to ensure the product safety design of its products in which the Products are incorporated, such as by incorporating redundancy, anti-conflagration features, and features to prevent mis-operation, in order to prevent accidents resulting in injury, death, fire, or other social damage as a result of failure.

#### **Product Information:**

- ◆ The product specifications, circuit examples, and any and all other technical information and content contained in this specification, as well as any other information and materials provided to Customer in connection with the Products (collectively, "Product Information") have been provided to Customer for reference purpose only, and the availability and disclosure of such Product Information and its usage by Customer shall not be construed as giving any indication that Sony, its subsidiaries and/or its licensors will license any right, including intellectual property rights in such Product Information by any implication or otherwise.
- ◆ Furthermore, even if circuit examples are included in this specification, they are provided only for reference purpose only, and are merely examples of application. Sony, its Subsidiaries and/or their authorized representatives shall not be liable for any damage arising out of their usage.

### **EXCLUSION OF WARRANTY ON THE PRODUCTS:**

◆ UNLESS OTHERWISE NOTIFIED BY US IN WRITING, OTHERWISE AGREED BETWEEN THE CUSTOMER AND SONY, ITS SUBSIDIARIES OR ANY OF THEIR AUTHORIZED REPRESENTATIVES IN WRITING, OR TO THE EXTENT PERMITTED BY LAW, THE FOLLOWING TEMS AND CONDITIONS SHALL APPLY TO THE USAGE OF THE PRODUCTS AND THE PRODUCT INFORMATION:

THE PRODUCTS AND THE PRODUCT INFORMATION ARE PROVIDED BY SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES "AS IS" AND WITHOUT WARRANTY OF ANY KIND AND SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES MAKE OR HAVE MADE NO REPRESENTATION OR WARRANTY, EXPRESS OR IMPLIED, STATUTORY OR OTHERWISE, AND EXPRESSLY DISCLAIMS ANY REPRESENTATION OR WARRANTY (I) WITH RESPECT TO ACCURACY, RELIABILITY, VALUE, UTILITY OR SAFETY OF THE PRODUCTS AND THE PRODUCT INFORMATION, OR THE ABILITY OF CUSTOMER TO MAKE USE THEREOF, (II) WITH RESPECT TO ANY IMPLEMENTATION OF THE PRODUCTS AND THE TECHNICAL INFORMATION; (III) WITH RESPECT TO MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE; OR (IV) THAT THE PRODUCTS AND THE PRODUCT INFORMATION OR ANY IMPLEMENTATION THEREOF IS OR WILL BE FREE FROM INFRINGEMENT, MISAPPROPRIATION OR VIOLATION OF ANY INTELLECTUAL PROPERTY RIGHT OR ANY OTHER RIGHT OF ANY THIRD PARTY, AND ANY EQUIVALENTS OF ANY OF THE FOREGOING UNDER THE LAWS OF ANY JURISDICTION.

CUSTOMER HEREBY ACKNOWLEDGES AND AGREES THAT USE OF THE PRODUCTS AND THE PRODUCT INFORMATION IS AT CUSTOMER'S SOLE RISK AND THAT CUSTOMER IS RESPONSIBLE FOR THE USE OF THE PRODUCTS AND THE PRODUCT INFORMATION, INCLUDING DEFENDING ANY INFRINGEMENT CLAIM MADE AGAINST THE CUSTOMER IN RELATION WITH CUSOMTER'S USAGE OF THE PRODUCTS AND TECHNICAL INFORMATION.

NO ORAL OR WRITTEN INFORMATION OR ADVICE GIVEN BY SONY, ITS SUBSIDIARIES OR THEIR AUTHORIZED REPRESENTATIVES SHALL CREATE A WARRANTY, DUTY OR CONDITION OR IN ANY WAY INCREASE THE SCOPE OF THIS WARRANTY.

SONY

CXD5247GF

#### LIMITATION OF LIABILITY:

◆ TO THE EXTENT PERMITTED BY LAW, SONY, ITS SUBSIDIARIES AND/OR THEIR AUTHORIZED REPRESENTATIVES SHALL NOT BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES FOR BREACH OF ANY EXPRESS OR IMPLIED WARRANTY, BREACH OF CONTRACT, NEGLIGENCE, STRICT LIABILITY OR UNDER ANY OTHER LEGAL THEORY RELATED TO THE PRODUCTS AND PRODUCT INFORMATION, INCLUDING, BUT NOT LIMITED TO, ANY DAMAGES ARISING OUT OF LOSS OF PROFITS, LOSS OF REVENUE, LOSS OF DATA, LOSS OF USE OF THE PRODUCTS OR ANY ASSOCIATED HARDWARE, DOWN TIME AND USER'S TIME, EVEN IF ANY OF THEM HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

#### **Compliance with Laws:**

◆ Customer shall comply with all applicable laws, ordinances, rules and regulations in connection with the usage of the Products, including the export control laws or regulations of various countries and shall be fully responsible for obtaining approvals in connection with the export of the Products in accordance with such said laws, ordinances, rules and/or regulations.

#### **Governing Law:**

◆ This specification and the terms and conditions contained herein shall be governed by and construed in accordance with the laws of Japan, without reference to principles of conflict of laws or choice of laws. All controversies and disputes arising out of or relating to this specification and the terms and conditions contained herein shall be submitted to the exclusive jurisdiction of the Tokyo District Court in Japan as the court of first instance.

#### Notes:

- The product specifications, circuit examples, technical information and any and all other information and content relating to the Products contained in this specification may be revised or updated by Sony at Sony's sole discretion without prior notice to the Customer and Customer shall abide by their latest versions. Such revisions or updates will be made available to Customer in a way as Sony deems appropriate.
- Ensure that you have read and reviewed the notices contained in our delivery specification as well as this specification when purchasing and using the Products.